



TPD1S514x

SLVSCF6E - APRIL 2014-REVISED OCTOBER 2015

## TPD1S514x Family USB Charger Over Voltage, Surge and ESD Protection for V<sub>BUS</sub> PIN

Technical

Documents

Sample &

Buv

#### 1 Features

- Over Voltage Protection at V<sub>BUS CON</sub> up to 30-V DC
- Precision OVP (  $< \pm 1\%$  Tolerance)
- Low RON nFET Switch Supports Host and Charging Mode
- Dedicated V<sub>BUS POWER</sub> Pin Offers Flexible Power up Options Under Dead Battery Condition
- Transient Protection for V<sub>BUS</sub> Line:
  - IEC 61000-4-2 Contact Discharge ±15 kV
  - IEC 61000-4-2 Air Gap Discharge ±15 kV
  - IEC 61000-4-5 Open Circuit Voltage 100 V
    - Precision Clamp Circuit Limits the V<sub>BUS SYS</sub> Voltage <  $V_{OVP}$
- **USB Inrush Current Compliant**
- Thermal Shutdown (TSD) Feature

#### Applications 2

- **Cell Phones**
- Tablets
- eBook
- Portable Media Players
- 5-V, 9-V, and 12-V Power Rails



#### **TPD1S514 Family Circuit Protection Scheme**

## 3 Description

Tools &

Software

The TPD1S514 Family consists of single-chip protection solutions for 5-V, 9-V or 12-V USB V<sub>BUS</sub> lines, or other power buses. The bidirectional nFET switch ensures safe current flow in both charging and host mode while protecting the internal system circuits from any over voltage condition at the  $V_{BUS_{CON}}$  pin. On the  $V_{BUS_{CON}}$  pin, this device can handle over voltage protection up to 30-V DC. After the EN pin toggles low, any device in the TPD1S514 Family waits 20 ms before turning ON the nFET through a soft start delay.

Support &

Community

20

Typical application interfaces for the TPD1S514 Family are V<sub>BUS</sub> lines in USB connectors typically found in cell phones, tablets, eBooks, and portable media players. The TPD1S514 Family can also be applied to any system using an interface for a 5-V, 9-V, or 12-V power rail.

#### Device Information<sup>(1)</sup>

| DEVICE NAME | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPD1S514x   | WCSP (12) | 1.29 mm × 1.99 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### TPD1S514 Family Block Diagram





NSTRUMENTS

www.ti.com

ÈXAS

## **Table of Contents**

| 1 | Feat | ures 1                                                     |
|---|------|------------------------------------------------------------|
| 2 | Арр  | lications 1                                                |
| 3 | Des  | cription 1                                                 |
| 4 | Rev  | ision History2                                             |
| 5 | Dev  | ice Comparison Table 3                                     |
| 6 | Pin  | Configuration and Functions                                |
| 7 | Spe  | cifications 4                                              |
|   | 7.1  | Absolute Maximum Ratings 4                                 |
|   | 7.2  | ESD Ratings 4                                              |
|   | 7.3  | Recommended Operating Conditions 5                         |
|   | 7.4  | Thermal Information 5                                      |
|   | 7.5  | Supply Current Consumption 5                               |
|   | 7.6  | Electrical Characteristics EN Pin 6                        |
|   | 7.7  | Thermal Shutdown Feature 6                                 |
|   | 7.8  | Electrical Characteristics nFET Switch 6                   |
|   | 7.9  | Electrical Characteristics OVP Circuit7                    |
|   | 7.10 | Electrical Characteristics V <sub>BUS_POWER</sub> Circuit7 |
|   | 7.11 | Timing Requirements 8                                      |
|   | 7.12 | TPD1S514-1 Typical Characteristics                         |
|   |      |                                                            |

| 8  | Deta | iled Description                  | 11 |
|----|------|-----------------------------------|----|
|    | 8.1  | Overview                          | 11 |
|    | 8.2  | Functional Block Diagram          | 11 |
|    | 8.3  | Feature Description               | 11 |
|    | 8.4  | Device Functional Modes           | 13 |
| 9  | Appl | ication and Implementation        | 14 |
|    | 9.1  | Application Information           | 14 |
|    | 9.2  | Typical Application               | 14 |
| 10 | Pow  | er Supply Recommendations         | 18 |
| 11 | Layo | out                               | 19 |
|    | 11.1 | Layout Guidelines                 | 19 |
|    | 11.2 | Layout Example                    | 19 |
| 12 | Devi | ice and Documentation Support     | 20 |
|    | 12.1 | Community Resources               | 20 |
|    | 12.2 | Trademarks                        | 20 |
|    | 12.3 | Electrostatic Discharge Caution   | 20 |
|    | 12.4 | Glossary                          | 20 |
| 13 | Mec  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 20 |
|    |      |                                   |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision D (July 2015) to Revision E                                                                         | Page |
|---------------------------------------------------------------------------------------------------------------------------|------|
| Removed Preview status of TPD1S514-3.                                                                                     | 1    |
| <ul> <li>Changed Max value of I<sub>VBUS_SLEEP</sub> PARAMETER for TPD1S514-3 (Preview) from 308 μA to 335 μA.</li> </ul> | 5    |
| Updated TEST CONDITIONS for T <sub>OFF_DELAY</sub> PARAMETER                                                              | 8    |
| Changes from Revision C (July 2015) to Revision D                                                                         | Page |
| Added TPD1S514 and TPD1S514-3 (Preview)                                                                                   | 1    |
| Changes from Revision B (September 2014) to Revision C                                                                    | Page |
| Removed Previewed TPD1S514-3 and Programmability Features.                                                                | 1    |
| Changes from Revision A (July 2014) to Revision B                                                                         | Page |
| Changed Body size to fix rounding error.                                                                                  | 1    |
| Changes from Original (April 2014) to Revision A                                                                          | Page |
| Removed Preview status of TPD1S514-2.                                                                                     | 1    |
| Updated Device Comparison table.                                                                                          |      |
| Updated Electrical Characteristics OVP Circuit table                                                                      | 7    |

## 5 Device Comparison Table

| TPD1S514 Family | V <sub>OVP</sub> (V) |       |       | V <sub>OVP_HYS</sub><br>(mV) | V <sub>BUS_POWER</sub> (V) <sup>(1)</sup> |      | T_Startup delay (ms)<br>options | T_Soft Start (ms)<br>options |
|-----------------|----------------------|-------|-------|------------------------------|-------------------------------------------|------|---------------------------------|------------------------------|
|                 | Min                  | Тур   | Max   | Тур                          | Min                                       | Тур  | Тур                             | Тур                          |
| TPD1S514-1      | 5.9                  | 5.95  | 5.99  | 100                          | 4.7                                       | 4.95 |                                 |                              |
| TPD1S514-2      | 9.9                  | 9.98  | 10.05 | 100                          | 4.7                                       | 4.95 | 20                              | 3.5                          |
| TPD1S514-3      | 13.5                 | 13.75 | 14    | 100                          | 4.7                                       | 4.95 | 20                              | 3.5                          |
| TPD1S514        | 5.9                  | 5.95  | 5.99  | 20                           | 6.2                                       | 6.48 |                                 |                              |

(1) With V<sub>BUS\_CON</sub> > 6.5V. See Sections V<sub>BUS\_POWER</sub>, TPD1S514-1, TPD1S514-2, TPD1S514-3 and V<sub>BUS\_POWER</sub>, TPD1S514 for full description.

## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN                    |                   | 1/0 | DESCRIPTION                                                                                                                              |  |  |
|------------------------|-------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                   | NO.               | I/O | DESCRIPTION                                                                                                                              |  |  |
| ĒN                     | A1                | I   | Enable Active-Low Input. Drive $\overline{\text{EN}}$ low to enable the switch. Drive $\overline{\text{EN}}$ high to disable the switch. |  |  |
| V <sub>BUS_POWER</sub> | B1                | 0   | 5-V Power source controlled by V <sub>BUS_CON</sub> .                                                                                    |  |  |
| V <sub>BUS_SYS</sub>   | A2, A3, B2        | IO  | Connect to internal VBUS plane.                                                                                                          |  |  |
| V <sub>BUS_CON</sub>   | B3, C2, C3        | Ю   | Connect to USB connector VBUS pin; IEC 61000-4-2 ESD protection and IEC 61000-4-5 Surge protection.                                      |  |  |
| GND                    | A4, B4, C1,<br>C4 | G   | Connect to PCB ground plane.                                                                                                             |  |  |

## 7 Specifications

### 7.1 Absolute Maximum Ratings<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                        |                                                                                 |                                                                      | MIN  | MAX                | UNIT |
|------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------|------|--------------------|------|
| V <sub>BUS_CON</sub>   | Supply voltage from USB connector                                               |                                                                      | -0.3 | 30                 | V    |
| V <sub>BUS_SYS</sub>   | Internal Supply DC voltage Rail on the PCB                                      |                                                                      | -0.3 | 20                 | V    |
| I <sub>BUS</sub>       | Continuous input current on V <sub>BUS_CON</sub> pin <sup>(3)</sup>             |                                                                      | 3.5  | А                  |      |
| I <sub>OUT</sub>       | Continuous output current on V <sub>BUS_CON</sub> pin <sup>(3)</sup>            | Continuous output current on V <sub>BUS CON</sub> pin <sup>(3)</sup> |      |                    |      |
| I <sub>PEAK</sub>      | Peak Input and Output Current on V <sub>BUS_CON</sub> , V <sub>BUS_SYS</sub> pi |                                                                      | 8    | А                  |      |
| IDIODE                 | Continuous forward current through the FET body diode                           |                                                                      | 1    | А                  |      |
| IPOWER                 | Continuous Current through V <sub>BUS_POWER</sub>                               |                                                                      | 1    | mA                 |      |
| VEN                    | Voltage on Input pin (EN)                                                       |                                                                      |      | 7                  | V    |
| V <sub>BUS_POWER</sub> | Continuous Voltage at V <sub>BUS_POWER</sub>                                    | TPD1S514-1                                                           |      | See <sup>(4)</sup> | V    |
|                        |                                                                                 | TPD1S514-2                                                           |      | See <sup>(4)</sup> |      |
|                        |                                                                                 | TPD1S514-3                                                           |      | See <sup>(4)</sup> |      |
|                        |                                                                                 | TPD1S514                                                             |      | See <sup>(4)</sup> |      |
| T <sub>STG</sub>       | Storage temperature range                                                       | I                                                                    | -65  | 150                | °C   |
| T <sub>A</sub>         | Operating Free Air Temperature                                                  |                                                                      | -40  | 85                 | °C   |
|                        | IEC 61000-4-5 Peak Pulse Current (t <sub>p</sub> = 8/20µs)                      | V <sub>BUS_CON</sub> pin                                             |      | 30                 | А    |
|                        | IEC 61000-4-5 Peak Pulse Power (t <sub>p</sub> = 8/20µs)                        | V <sub>BUS_CON</sub> pin                                             |      | 900                | W    |
|                        | IEC 61000-4-5 Open circuit voltage (t <sub>p</sub> = 1.2/50 µs)                 | V <sub>BUS_CON</sub> pin                                             |      | 100                | V    |
| C <sub>LOAD</sub>      | Output load capacitance                                                         | V <sub>BUS_SYS</sub> pin                                             | 0.1  | 100                | μF   |
| C <sub>CON</sub>       | Input capacitance                                                               | V <sub>BUS_CON</sub> pin                                             | 0.1  | 50                 | μF   |
| C <sub>POW</sub>       | V <sub>BUS_POWER</sub> Capacitance                                              | V <sub>BUS_POWER</sub> pin                                           | 0.1  | 4.7                | μF   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

(2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

(3) Thermal limits and power dissipation limits must be observed.

(4) 6.9 V or  $V_{BUS_{CON}}$  + 0.3 V, whichever is smaller.

## 7.2 ESD Ratings

|                    |                                                                   |                                           |                          | VALUE  | UNIT |
|--------------------|-------------------------------------------------------------------|-------------------------------------------|--------------------------|--------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> |                                           |                          |        |      |
| V                  | Electrostatia discharge                                           | Charged-device model (CDM), per JEDEC spe | ±500                     | V      |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                           | IEC 61000-4-2 Contact Discharge           | V <sub>BUS_CON</sub> pin | ±15000 | v    |
|                    |                                                                   | IEC 61000-4-2 Air-gap Discharge           | V <sub>BUS_CON</sub> pin | ±15000 |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      |                                       |                            | м | IN  | TYP | MAX                                                                                                             | UNIT |
|----------------------|---------------------------------------|----------------------------|---|-----|-----|-----------------------------------------------------------------------------------------------------------------|------|
| V <sub>BUS_CON</sub> | Supply voltage from USB connector     | TPD1S514-1                 | 3 | 8.5 | 5   | 5.9                                                                                                             | V    |
|                      |                                       | TPD1S514-2                 | 3 | 8.5 | 9   | 9         9.9           12         13.5           5         5.9           5         5.9           9         9.9 |      |
|                      |                                       | TPD1S514-3                 | 3 | 8.5 | 12  | 13.5                                                                                                            |      |
|                      |                                       | TPD1S514                   | 3 | 8.5 | 5   | 5.9                                                                                                             | -    |
| V <sub>BUS_SYS</sub> | Internal Supply DC voltage Rail on    | TPD1S514-1                 | 3 | 3.9 | 5   | 5.9                                                                                                             | V    |
|                      | the PCB                               | TPD1S514-2                 | 3 | 8.9 | 9   | 9.9                                                                                                             |      |
|                      |                                       | TPD1S514-3                 | 3 | 8.9 | 12  | 13.5                                                                                                            |      |
|                      |                                       | TPD1S514                   | 3 | 8.9 | 5   | 5.9                                                                                                             |      |
| C <sub>LOAD</sub>    | Output load capacitance               | V <sub>BUS_SYS</sub> pin   |   |     | 2.2 |                                                                                                                 | μF   |
| C <sub>CON</sub>     | Input capacitance                     | V <sub>BUS_CON</sub> pin   |   |     | 1   |                                                                                                                 | μF   |
| C <sub>POWER</sub>   | Capacitance on V <sub>BUS_POWER</sub> | V <sub>BUS_POWER</sub> pin |   |     | 1   |                                                                                                                 | μF   |
| T <sub>A</sub>       | Operating free-air temperature        |                            | _ | 40  |     | 85                                                                                                              | °C   |

### 7.4 Thermal Information

|                       |                                              | TPD1S514 Family |      |
|-----------------------|----------------------------------------------|-----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | YZ (WCSP)       | UNIT |
|                       |                                              | 12 PINS         |      |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 89              | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 0.6             | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 16.3            | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 2.7             | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 16.2            | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 7.5 Supply Current Consumption

over operating free-air temperature range (unless otherwise noted)

| F                                                                           | PARAMETER                              | TEST CO                                                                                                             | NDITIONS                    | DEVICE NAME | TYP | MAX | UNIT |
|-----------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------|-----|-----|------|
|                                                                             |                                        |                                                                                                                     | V <sub>BUS_CON</sub> = 5 V  | TPD1S514-1  | 150 | 245 |      |
| PA<br>I <sub>VBUS_SLEEP</sub><br>I <sub>VBUS</sub><br>I <sub>VBUS_SYS</sub> |                                        | Measured at V <sub>BUS CON</sub> pin,                                                                               | V <sub>BUS_CON</sub> = 9 V  | TPD1S514-2  | 176 | 281 |      |
|                                                                             |                                        | EN = 5 V                                                                                                            | V <sub>BUS_CON</sub> = 12 V | TPD1S514-3  | 195 | 335 | μA   |
|                                                                             | V <sub>BUS CON</sub> Operating         |                                                                                                                     | $V_{BUS_{CON}} = 5 V$       | TPD1S514    | 150 | 245 |      |
|                                                                             | Current Consumption                    |                                                                                                                     | V <sub>BUS_CON</sub> = 5 V  | TPD1S514-1  | 228 | 354 |      |
|                                                                             |                                        | $\frac{\text{Measured at V}_{\text{BUS}\_\text{CON}} \text{ pin,}}{\overline{\text{EN}} = 0 \text{ V and no load}}$ | V <sub>BUS_CON</sub> = 9 V  | TPD1S514-2  | 250 | 413 | μA   |
| I <sub>VBUS</sub>                                                           |                                        |                                                                                                                     | V <sub>BUS_CON</sub> = 12 V | TPD1S514-3  | 270 | 456 |      |
|                                                                             |                                        |                                                                                                                     | $V_{BUS_{CON}} = 5 V$       | TPD1S514    | 228 | 354 |      |
|                                                                             |                                        | Measured at V <sub>BUS_SYS</sub> pin,<br>V <sub>BUS_CON</sub> = Hi-Z, EN = 0 V                                      | $V_{BUS_{SYS}} = 5 V$       | TPD1S514-1  | 210 | 354 | μA   |
|                                                                             | V <sub>BUS SYS</sub> Operating Current |                                                                                                                     | V <sub>BUS_SYS</sub> = 9 V  | TPD1S514-2  | 250 | 424 |      |
| IVBUS_SYS                                                                   | Consumption                            |                                                                                                                     | V <sub>BUS_SYS</sub> = 12 V | TPD1S514-3  | 333 | 461 |      |
|                                                                             |                                        |                                                                                                                     | $V_{BUS_{SYS}} = 5 V$       | TPD1S514    | 210 | 354 |      |
|                                                                             |                                        |                                                                                                                     | V <sub>BUS_SYS</sub> = 5 V  | TPD1S514-1  | 90  | 218 | μA   |
|                                                                             | Host Mode Leakage                      | Measured at V <sub>BUS_SYS</sub> pin,                                                                               | V <sub>BUS_SYS</sub> = 9 V  | TPD1S514-2  | 290 | 491 |      |
| HOST_LEAK                                                                   | current                                | $V_{BUS_{CON}} = Hi-Z, EN = 5 V$                                                                                    | V <sub>BUS_SYS</sub> = 12 V | TPD1S514-3  | 506 | 696 |      |
|                                                                             |                                        |                                                                                                                     | V <sub>BUS_SYS</sub> = 5 V  | TPD1S514    | 90  | 218 |      |

SLVSCF6E - APRIL 2014-REVISED OCTOBER 2015

www.ti.com

## 7.6 Electrical Characteristics EN Pin

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                          |    | TEST CONDITIONS                                                | MIN | TYP | MAX | UNIT |
|-----------------|--------------------------|----|----------------------------------------------------------------|-----|-----|-----|------|
| VIH             | High-level input voltage | EN | V <sub>BUS_CON</sub> = 5 V                                     | 1.2 |     | 6   | V    |
| VIL             | Low-level input voltage  | EN | V <sub>BUS_CON</sub> = 5 V                                     | 0   |     | 0.8 | V    |
| IIL             | Input Leakage Current    | EN | $V_{\overline{EN}} = 0 V, V_{BUS_{CON}} = 5 V$                 |     |     | 1   | μA   |
| I <sub>IH</sub> | Input Leakage Current    | EN | $V_{\overline{EN}} = 5 \text{ V}, V_{BUS_{CON}} = 5 \text{ V}$ |     |     | 10  | μA   |

### 7.7 Thermal Shutdown Feature

over operating free-air temperature range (unless otherwise noted)

|                             | PARAMETER        | TEST CONDITIONS                                                                                                                                                      | MIN | TYP | MAX | UNIT |
|-----------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| T <sub>SHDN</sub>           | Thermal Shutdown | $V_{BUS\_CON} = 5 \text{ V}, \overline{EN} = 0 \text{ V}, \text{ Junction temperature}$<br>decreases from thermal shutdown level until the nFET switch turns off.    |     | 145 |     | °C   |
| Thermal Shutdown Hysteresis |                  | $V_{BUS_{CON}} = 5 \text{ V}, \overline{EN} = 0 \text{ V}, \text{ Junction temperature}$<br>decreases from thermal shutdown level until the nFET<br>switch turns on. |     |     |     | °C   |

## 7.8 Electrical Characteristics nFET Switch

#### T = 25°C

|                                      | PARAMETER                                                   | TEST COND                                                    | MIN        | TYP | MAX | UNIT |    |
|--------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|------------|-----|-----|------|----|
| R <sub>ON</sub> Switch ON Resistance |                                                             | $V_{BUS\_CON} = 5 V, I_{OUT} = 1 A$                          | TPD1S514-1 |     | 39  | 50   |    |
|                                      | Switch ON Desistance                                        | $V_{BUS\_CON} = 9 V, I_{OUT} = 1 A$                          | TPD1S514-2 |     | 39  | 50   |    |
|                                      | Switch ON Resistance                                        | $V_{BUS\_CON} = 12 \text{ V}, \text{ I}_{OUT} = 1 \text{ A}$ | TPD1S514-3 |     | 39  | 50   | mΩ |
|                                      | V <sub>BUS_CON</sub> = 5 V, I <sub>OUT</sub> = 1 A TPD1S514 | TPD1S514                                                     |            | 39  | 50  |      |    |



## 7.9 Electrical Characteristics OVP Circuit

T = 25°C

|                               | PARAMETER                                  |                      | TEST C                                                      | TEST CONDITIONS     |      |       |       | UNIT |  |
|-------------------------------|--------------------------------------------|----------------------|-------------------------------------------------------------|---------------------|------|-------|-------|------|--|
|                               |                                            |                      |                                                             | TPD1S514-1          | 5.90 | 5.95  | 5.99  |      |  |
| N/                            | Input voltage protection                   | V                    | V <sub>BUS CON</sub> increasing                             | TPD1S514-2          | 9.9  | 9.98  | 10.05 | v    |  |
| V <sub>OVP</sub>              | threshold                                  | V <sub>BUS_CON</sub> | from 0 V to 20 V                                            | TPD1S514-3          | 13.5 | 13.75 | 14    | v    |  |
|                               |                                            |                      |                                                             | TPD1S514            | 5.90 | 5.95  | 5.99  |      |  |
|                               |                                            |                      | V <sub>BUS_CON</sub> decreasing<br>from 20 V to 0 V         | TPD1S514-1          |      | 100   |       |      |  |
|                               |                                            | V <sub>BUS_CON</sub> |                                                             | TPD1S514-2          |      | 100   |       |      |  |
| V <sub>HYS_OVP</sub>          | Hysteresis on OVP                          |                      |                                                             | TPD1S514-3          |      | 100   |       | mV   |  |
|                               |                                            |                      |                                                             | TPD1S514            |      | 20    |       |      |  |
| V <sub>UVLO</sub>             | Input under voltage lockout                | V <sub>BUS_CON</sub> | V <sub>BUS_CON</sub> voltage rising                         | from 0 V to 5 V     | 2.7  | 3.1   | 3.5   | V    |  |
| V <sub>HYS_UVLO</sub>         | Hysteresis on UVLO                         | V <sub>BUS_CON</sub> | Difference between risir thresholds                         | ng and falling UVLO |      | 80    |       | mV   |  |
| V <sub>UVLO_FALLING</sub>     | Input under voltage lockout                | V <sub>BUS_CON</sub> | V <sub>BUS_CON</sub> voltage falling                        | from 5 V to 0 V     | 2.6  | 3.0   | 3.4   | V    |  |
| V <sub>UVLO_SYS</sub>         | V <sub>BUS_SYS</sub> under voltage lockout | V <sub>BUS_SYS</sub> | V <sub>BUS_SYS</sub> voltage rising                         | 2.8                 | 3.7  | 4.3   | V     |      |  |
| V <sub>HYS_UVLO_SYS</sub>     | V <sub>BUS_SYS</sub> UVLO Hysteresis       | V <sub>BUS_SYS</sub> | Difference between risir thresholds on V <sub>BUS_SYS</sub> |                     | 500  |       | mV    |      |  |
| V <sub>UVLO_SYS_FALLING</sub> | V <sub>BUS_SYS</sub> under voltage lockout | V <sub>BUS_SYS</sub> | V <sub>BUS_SYS</sub> voltage falling                        | from 5 V to 0 V     | 2.6  | 3.0   | 3.4   | V    |  |

## 7.10 Electrical Characteristics V<sub>BUS\_POWER</sub> Circuit

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                              | TES                                                           | MIN        | TYP | MAX  | UNIT |    |
|------------------------|--------------------------------------------------------|---------------------------------------------------------------|------------|-----|------|------|----|
|                        | Output Voltage on $V_{\text{BUS}_{POWER}}$ during OVP  |                                                               | TPD1S514-1 |     | 5.0  | 5.5  |    |
| V <sub>CLAMP</sub>     |                                                        | V <sub>BUS_CON</sub> = 20 V                                   | TPD1S514-2 |     | 5.0  | 5.5  | V  |
|                        |                                                        |                                                               | TPD1S514-3 |     | 5.0  | 5.5  | -  |
|                        |                                                        |                                                               | TPD1S514   |     | 6.48 | 6.68 |    |
|                        | Output Voltage on V <sub>BUS POWER</sub> during normal |                                                               | TPD1S514-1 | 4.7 | 4.95 |      |    |
| N/                     |                                                        | V <sub>BUS_CON</sub> = 5 V,<br>I <sub>BUS_POWER</sub> = 1 mA; | TPD1S514-2 | 4.7 | 4.95 |      | V  |
| V <sub>BUS_POWER</sub> | operation                                              |                                                               | TPD1S514-3 | 4.7 | 4.95 |      |    |
|                        |                                                        |                                                               | TPD1S514   | 4.7 | 4.98 |      |    |
| IBUS_POWER_MAX         | Output Current on V <sub>BUS_POWER</sub>               | $V_{BUS_{CON}} = 5 V - 15 V$                                  | V          |     |      | 3    | mA |

SLVSCF6E - APRIL 2014-REVISED OCTOBER 2015

www.ti.com

STRUMENTS

XAS

## 7.11 Timing Requirements

over operating free-air temperature range (unless otherwise noted)

|                           | PARAMETER              | TEST CONDI                                                                              | TIONS                      | MIN | TYP   | MAX | UNIT |
|---------------------------|------------------------|-----------------------------------------------------------------------------------------|----------------------------|-----|-------|-----|------|
|                           |                        |                                                                                         | TPD1S514-1                 |     |       |     |      |
|                           | USB Charging Turn-ON   | Measured from EN asserted LOW                                                           | TPD1S514-2                 |     | 20    |     |      |
| t <sub>DELAY</sub>        | Delay                  | to nFET begins to Turn ON,<br>excludes soft-start time                                  | TPD1S514-3                 |     | 20    |     | ms   |
|                           |                        |                                                                                         | TPD1S514                   |     |       |     |      |
|                           |                        | TPD1S514-1                                                                              |                            |     |       |     |      |
|                           | USB Charging rise time | Force 5 V on VBUS_CON,<br>measured from V <sub>BUS SYS</sub> rises                      | TPD1S514-2                 |     | - 3.5 |     | ms   |
|                           | (Soft Start Delay)     | from 10% to 90% (with 1 MΩ load/                                                        | TPD1S514-3                 |     | 5.5   |     | 1115 |
|                           |                        | NO C <sub>LOAD</sub> )                                                                  | TPD1S514                   |     |       |     |      |
|                           |                        | Management from TN apported Lligh                                                       | TPD1S514-1                 |     |       |     |      |
|                           | USB Charging Turn-OFF  | Measured from $\overline{EN}$ asserted High to V <sub>BUS SYS</sub> falling to 10% with | TPD1S514-2                 |     | 1     |     |      |
| tOFF_DELAY                | time                   | $R_{LOAD} = 10 \Omega$ and No $C_{LOAD}$ on                                             | TPD1S514-3                 |     | 5.5   |     | μs   |
|                           |                        | V <sub>BUS_SYS</sub>                                                                    | TPD1S514                   |     |       |     |      |
| OVER VOLT                 | AGE PROTECTION         |                                                                                         |                            |     |       |     |      |
| t <sub>OVP_response</sub> | OVP Response time      | Measured from OVP Condition to F                                                        | ET Turn OFF <sup>(1)</sup> |     |       | 100 | ns   |

#### (1) Specified by design, not production tested



Figure 1. TPD1S514-1 Response to set EN low



## 7.12 TPD1S514-1 Typical Characteristics





## **TPD1S514-1 Typical Characteristics (continued)**





## 8 Detailed Description

The TPD1S514 Family provides single-chip ESD, surge, and over voltage protection solutions for portable USB Charging and Host interfaces. Each device offers over voltage protection at the  $V_{BUS\_CON}$  pin up to 30-V DC. The TPD1S514 Family offers an ESD and Precision Clamp for the  $V_{BUS\_CON}$  pin, thus eliminating the need for external TVS clamp circuits in the application.

Each device has an internal oscillator and charge pump which controls turning ON the internal nFET switch. The internal oscillator controls the timers which enable the charge pump. If  $V_{BUS\_CON}$  is less than  $V_{OVP}$ , the internal charge pump is enabled. After a 20 ms internal delay, the charge-pump starts-up, and turns ON the internal nFET switch through a soft start. If at any time  $V_{BUS\_CON}$  rises above  $V_{OVP}$ , the nFET switch is turned OFF within 100 ns.

The TPD1S514 Family of devices also have a  $V_{BUS_POWER}$  pin which follows  $V_{BUS_CON}$  up to 4.9 V at 3 mA (except for TPD1S514, which follows  $V_{BUS_CON}$  up to 6.48 V, after which it is regulated to that voltage) to power the system from  $V_{BUS_CON}$ . In the case where the system battery state cannot power the system, voltage from an external charger can be provided to power the system.  $V_{BUS_POWER}$  is supplied by an always on LDO regulator supplied by  $V_{BUS_CON}$ .  $V_{BUS_POWER}$  output voltage remains regulated to 4.9 V (except for TPD1S514, which follows  $V_{BUS_CON}$  up to 6.48 V, after which it is regulated to that voltage) at up to 30-V DC on  $V_{BUS_CON}$  and during IEC 61000-4-5 surge events of up to 100 V open circuit voltage on  $V_{BUS_CON}$ .

## 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Over Voltage Protection on $V_{BUS_{CON}}$ up to 30 V DC

When the V<sub>BUS\_CON</sub> voltage rises above V<sub>OVP</sub>, the internal nFET switch is turned OFF, removing power from the system side. V<sub>BUS\_CON</sub> can tolerate up to 30-V DC. The response to over voltage is very rapid, with the nFET switch turning off in less than 100 ns. When the V<sub>BUS\_CON</sub> voltage returns back to below V<sub>OVP</sub> – V<sub>HYS\_OVP</sub>, the nFET switch is turned ON again after an internal delay of t<sub>OVP\_RECOV</sub> (t<sub>DELAY</sub>). This time delay ensures that the V<sub>BUS\_CON</sub> supply has stabilized before turning the switch back on. After t<sub>OVP\_RECOV</sub>, the TPD1S514 Family device turns on the nFET through a soft start. Once the OVP condition is cleared the nFET is turned completely ON.



#### **Feature Description (continued)**

#### 8.3.2 Precision OVP (< ±1% Tolerance)

1% OVP trip threshold accuracy allows use of the entire input charging range while protecting sensitive systemside components from over voltage conditions.

#### 8.3.3 Low R<sub>ON</sub> nFET Switch Supports Host and Charging Mode

The nFET switch has a total on resistance ( $R_{ON}$ ) of 39 m $\Omega$ . This equates to a voltage drop of less than 140 mV when charging at the maximum 3.5 A current level. Such low  $R_{ON}$  helps provide maximum potential to the system as provided by an external charger or by the system when in Host Mode.

#### 8.3.4 V<sub>BUS POWER</sub>, TPD1S514-1, TPD1S514-2, TPD1S514-3

The V<sub>BUS\_POWER</sub> pin provides up to 3 mA and 5 V for powering the system using V<sub>BUS\_CON</sub>. V<sub>BUS\_POWER</sub> follows V<sub>BUS\_CON</sub> after 3.5 V and up to the regulated 5 V. In the case where the system battery state cannot power the system, voltage from an external charger can power the system. V<sub>BUS\_POWER</sub> is supplied by an always on LDO regulator supplied by V<sub>BUS\_CON</sub>. The V<sub>BUS\_POWER</sub> output voltage remains regulated to 5 V at up to 30-V DC on V<sub>BUS\_CON</sub> and during IEC 61000-4-5 surge events of up to 100 V.

#### 8.3.5 V<sub>BUS POWER</sub>, TPD1S514

The V<sub>BUS\_POWER</sub> pin provides up to 3 mA and 6.48 V for powering the system using V<sub>BUS\_CON</sub>. V<sub>BUS\_POWER</sub> follows V<sub>BUS\_CON</sub> after 3.5 V and up to the regulated 6.48 V. In the case where the system battery state cannot power the system, voltage from an external charger can be provided to power the system. V<sub>BUS\_POWER</sub> is supplied by an always on LDO regulator supplied by V<sub>BUS\_CON</sub>. The V<sub>BUS\_POWER</sub> output voltage remains regulated to 6.48 V at up to 30-V DC on V<sub>BUS\_CON</sub> and during IEC 61000-4-5 surge events of up to 100 V.

#### 8.3.6 Powering the System When Battery is Discharged

There are two methods for powering the system under a dead battery condition. Case 1: The  $\overline{EN}$  pin can be tied to ground so that the nFET is always ON (when  $V_{UVLO} < V_{BUS\_CON} < V_{OVP}$ ) and an external charger can power  $V_{BUS}$ . Case 2: If  $\overline{EN}$  is controlled by a Power Management Unit (PMIC) or other logic,  $V_{BUS\_POWER}$  can be used to power the PMIC. In Case 2, once the device is enabled,  $t_{DELAY} + t_{SS}$ , work together to meet the USB Inrush Current compliance.

#### 8.3.7 ±15 kV IEC 61000-4-2 Level 4 ESD Protection

The  $V_{BUS\_CON}$  pin can withstand ESD events up to ±15 kV Contact and Air-Gap. An ESD clamp diverts the current to ground.

#### 8.3.8 100 V IEC 61000-4-5 µs Surge Protection

The V<sub>BUS\_CON</sub> pin can withstand surge events up to 100 V open circuit voltage (V<sub>PP</sub>), or 900 W. A Precision Clamp diverts the current to ground and active circuitry switches OFF the nFET earlier than 100 ns before an over voltage can get through to  $V_{BYS_SYS}$ . The ultra-fast response time of the TPD1S514 Family holds the voltage on  $V_{BUS_SYS}$  to less than  $V_{OVP}$  during surge events of up to 100 V<sub>PP</sub>.

#### 8.3.9 Startup and OVP Recovery Delay

Upon startup or recovering from an over voltage, the TPD1S514 Family of devices have a built in startup delay. An internal oscillator controls a charge pump to control the delay. Once a manufactured pre-programmed time,  $t_{DELAY}$ , has elapsed, the charge pump is enabled which turns ON the nFET. A manufactured pre-programmed soft start,  $t_{SS}$ , is used when turning ON the nFET. Once the device is enabled, these start delays,  $t_{DELAY} + t_{SS}$ , work together to meet the USB Inrush Current compliance.

#### 8.3.10 Thermal Shutdown

The TPD1S514 Family has an over-temperature protection circuit to protect against system faults or improper use. The basic function of the thermal shutdown (TSD) circuit is to sense when the junction temperature has exceeded the absolute maximum rating and shuts down the device until the junction temperature has cooled to a safe level.



#### **TPD1S514x** SLVSCF6E – APRIL 2014–REVISED OCTOBER 2015

#### 8.4 Device Functional Modes

#### 8.4.1 Operation With $V_{BUS_{CON}} < 3.5 V$ (Minimum $V_{BUS_{CON}}$ )

The TPD1S514 Family operates normally (nFET ON) with input voltages above 3.5 V. The maximum UVLO voltage is 3.5 V and the device will operate at input voltages above 3.5 V. The typical UVLO voltage is 3.1 V and the device may operate at input voltages above that point. The device may also operate at input voltages as low as 2.7 V, the minimum UVLO. At input voltages between 0.6 V and 1.2 V, the state of output pins may not be controlled internally.

#### 8.4.2 Operation With V<sub>BUS\_CON</sub> > V<sub>OVP</sub>

The TPD1S514 Family operates normally (nFET ON) with input voltages below  $V_{OVP\_min}$ . The typical OVP voltage is  $V_{OVP\_TYP}$  and the device may operate at input voltages below that point. The device may also operate at input voltages as high as  $V_{OVP\_MAX}$ .

| Device Name | V <sub>OVP</sub> |       |       |  |  |  |  |  |
|-------------|------------------|-------|-------|--|--|--|--|--|
|             | MIN              | ТҮР   | MAX   |  |  |  |  |  |
| TPD1S514-1  | 5.9              | 5.95  | 5.99  |  |  |  |  |  |
| TPD1S514-2  | 9.9              | 9.98  | 10.05 |  |  |  |  |  |
| TPD1S514-3  | 13.5             | 13.75 | 14    |  |  |  |  |  |
| TPD1S514    | 5.9              | 5.95  | 5.99  |  |  |  |  |  |

#### 8.4.3 OTG Mode

The TPD1S514 Family of devices UVLO and OVP voltages are referenced to  $V_{BUS\_CON}$  voltage. In OTG mode,  $V_{BUS\_SYS}$  is driving the  $V_{BUS\_CON}$ . Under this situation, initially  $V_{BUS\_CON}$  is powered through the body diode of the nFET by  $V_{BUS\_SYS}$ . Once the UVLO threshold on  $V_{BUS\_CON}$  is met, the nFET turns ON. If there is a short to ground on  $V_{BUS\_CON}$  the OTG supply is expected to limit the current.

Texas Instruments

www.ti.com

## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPD1S514 Family of devices offer V<sub>BUS</sub> port protection implementing UVLO and OVP, with an LDO supplied V<sub>BUS\_POWER</sub> pin to regulate an output supply pin of 3 mA at 5 V (except for TPD1S514, which follows V<sub>BUS\_CON</sub> up to 6.48 V, after which it is regulated to that voltage). The V<sub>BUS\_POWER</sub> pin can be used to power the system from an external source on V<sub>BUS\_CON</sub> in case the system's battery state cannot power the system.

#### 9.2 Typical Application

#### 9.2.1 TPD1S514-1 USB 2.0/3.0 Case 1: Always Enabled

The  $\overline{EN}$  pin can be tied to ground so that the nFET is ON when  $V_{UVLO} < V_{BUS_CON} < V_{OVP}$  and an external charger can power  $V_{BUS}$ .  $V_{BUS_POWER}$  should be tied to ground with a 1-µF capacitor for LDO stability. USB Inrush Current compliance tests will need to be handled by the rest of the system since the start delays  $t_{DELAY}$  and  $t_{SS}$  implement only after the device changes from disabled to enabled, or after any UVLO or OVP event.



Figure 10. Always on, TPD1S514-1

#### 9.2.1.1 Design Requirements

For this example, use the following table as input parameters:

| Design Parameters                    | Example Value              |
|--------------------------------------|----------------------------|
| Signal range on V <sub>BUS_CON</sub> | 3.5 V – 5.9 V              |
| Signal range on V <sub>BUS_SYS</sub> | 3.9 V – 5.9 V              |
| Signal on EN                         | Tie to system ground plane |



#### 9.2.1.2 Detailed Design Procedure

To begin the design process the designer needs to know the  $V_{BUS}$  voltage range.

#### 9.2.1.2.1 V<sub>BUS</sub> Voltage Range

The UVLO trip-point is a maximum 3.5 V and the OVP trip-point is a minimum 5.9 V. This provides some headroom for the USB 2.0 specified minimum 4.4 V (Low-power) or 4.75 V (Full-power) and 5.25 V maximum; or the USB 3.0 specified minimum 4.45 V and 5.25 V maximum.

#### 9.2.1.2.2 Discharged Battery

Connecting  $\overline{EN}$  to ground sets the part active at all times. OVP and UVLO are always active, even when the system battery is fully discharged. In the case of a discharged system battery,  $V_{BUS_{SYS}}$  can be used to power the system when a source with voltage between  $V_{UVLO}$  and  $V_{OVP}$  is attached to  $V_{BUS_{CON}}$ .

#### 9.2.1.3 Application Curves



TPD1S514x

16

Submit Documentation Feedback

SLVSCF6E - APRIL 2014-REVISED OCTOBER 2015





www.ti.com



#### 9.2.2 TPD1S514-1 USB 2.0/3.0 Case 2: PMIC Controlled EN

The TPD1S514 Family offers more flexibility to system designers to power up the system during a dead battery condition. Refer to Figure 13, the  $V_{BUS_POWER}$  pin supplies 4.95 V and 3 mA to power the PMIC in a dead battery condition. Regardless of EN state,  $V_{BUS_POWER}$  is available to the PMIC. Utilizing this power, the PMIC can enable the TPD1S514 Family of devices when a valid  $V_{BUS_CON}$  voltage is present.



Figure 13. PMIC Controlled EN, TPD1S514-1

#### 9.2.2.1 Design Requirements

For this example, use the following table as input parameters:

| Design Parameters                    | Example Value |
|--------------------------------------|---------------|
| Signal range on V <sub>BUS_CON</sub> | 3.5 V – 5.9 V |
| Signal range on V <sub>BUS_SYS</sub> | 3.9 V – 5.9 V |
| Drive EN low (enabled)               | 0 V – 0.8 V   |
| Drive EN high (disabled)             | 1.2 V – 6.0 V |

#### 9.2.2.2 Detailed Design Procedure

To begin the design process, some parameters must be decided upon. The designer needs to know the following:

- V<sub>BUS</sub> voltage range
- PMIC power requirement

#### 9.2.2.2.1 V<sub>BUS</sub> Voltage Range

The UVLO trip-point is a maximum 3.5 V and the OVP trip-point is a minimum 5.9 V. This provides some headroom for the USB 2.0 specified minimum 4.4 V (Low-power) or 4.75 V (Full-power) and 5.25 V maximum; or the USB 3.0 specified minimum 4.45 V and 5.25 V maximum.

#### 9.2.2.2.2 PMIC Power Requirement

The V<sub>BUS\_POWER</sub> pin can source up to 3 mA of current and maintain a minimum 4.8 V, 4.95 V typical. TPD1S514-1 design provides an LDO regulator supplied voltage source which can be used to provide power to a PMIC when its internal battery supplied power is unavailable. When selecting a matching PMIC, ensure its power requirement can be met by the V<sub>BUS\_POWER</sub> pin if designing for this scenario.

Copyright © 2014–2015, Texas Instruments Incorporated

TPD1S514x



www.ti.com

#### 9.2.2.2.3 Discharged Battery

Powering the PMIC from  $V_{BUS_{POWER}}$  allows logic control of the  $\overline{EN}$  pin to set TPD1S514-1 active and begin charging the battery and powering up the rest of the system.

#### 9.2.2.3 Application Curves



## **10 Power Supply Recommendations**

The TPD1S514 Family is designed to receive power from a USB 3.0 (or lower) V<sub>BUS</sub> source. It can operate normally (nFET ON) between a minimum 3.5 V and a maximum V<sub>OVP\_MIN</sub> V. Thus, the power supply (with a ripple of V<sub>RIPPLE</sub>) requirement for the TPD1S514 Family of devices to be able to switch the nFET ON is between 3.5 V + V<sub>RIPPLE</sub> and V<sub>OVP\_MIN</sub> - V<sub>RIPPLE</sub>, where V<sub>OVP\_MIN</sub> is:

| Device Name | V <sub>OVP_MIN</sub> |
|-------------|----------------------|
| TPD1S514-1  | 5.90 V               |
| TPD1S514-2  | 9.9 V                |
| TPD1S514-3  | 13.5 V               |
| TPD1S514    | 5.90 V               |



## 11 Layout

#### 11.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

### 11.2 Layout Example



When designing layout for the TPD1S514 Family, note that  $V_{BUS_{CON}}$  and  $V_{BUS_{SYS}}$  pins allow extra wide traces for good power delivery. In the example shown, these pins are routed with 50 mil (1.27 mm) wide traces. Place the  $V_{BUS_{CON}}$ ,  $V_{BUS_{SYS}}$ , and  $V_{BUS_{POWER}}$  capacitors as close to the pins as possible. Use external and internal ground planes and stitch them together with VIAs as close to the GND pins of TPD1S514 as possible. This allows for a low impedance path to ground so that the device can properly dissipate any surge or ESD events.



## **12 Device and Documentation Support**

#### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## TPD1S514-xYZ

YZ0012-C01



## **PACKAGE OUTLINE**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.



## TPD1S514-xYZ

YZ0012-C01

## **EXAMPLE BOARD LAYOUT**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017).



## TPD1S514-xYZ

# YZ0012-C01

## **EXAMPLE STENCIL DESIGN**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





1-Dec-2015

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPD1S514-1YZR    | ACTIVE | DSBGA        | ΥZ      | 12   | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | RH5141         | Samples |
| TPD1S514-2YZR    | ACTIVE | DSBGA        | ΥZ      | 12   | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | RH5142         | Samples |
| TPD1S514-3YZR    | ACTIVE | DSBGA        | ΥZ      | 12   | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | RH5143         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



1-Dec-2015

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimer | nsions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|------------|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|            | Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPD        | 01S514-1YZR        | DSBGA           | ΥZ                 | 12 | 3000 | 180.0                    | 8.4                      | 1.39       | 2.09       | 0.75       | 4.0        | 8.0       | Q2               |
| TPD        | 01S514-2YZR        | DSBGA           | ΥZ                 | 12 | 3000 | 180.0                    | 8.4                      | 1.39       | 2.09       | 0.75       | 4.0        | 8.0       | Q2               |
| TPD        | 01S514-3YZR        | DSBGA           | ΥZ                 | 12 | 3000 | 180.0                    | 8.4                      | 1.39       | 2.09       | 0.75       | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

9-Jun-2017



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD1S514-1YZR | DSBGA        | YZ              | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TPD1S514-2YZR | DSBGA        | YZ              | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TPD1S514-3YZR | DSBGA        | ΥZ              | 12   | 3000 | 182.0       | 182.0      | 20.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated