

#### GENERAL DESCRIPTION

OBGZ10 is a highly integrated current mode PWM control IC optimized for high performance, low standby power and cost effective offline flyback converter applications.

PWM switching frequency at normal operation is externally programmable and trimmed to tight range. At no load or light load condition, the IC operates in extended 'burst mode' to minimize switching loss. Lower standby power and higher conversion efficiency is thus achieved.

VDD low startup current and low operating current contribute to a reliable power on startup design with OBGZ10. A large value resistor could thus be used in the startup circuit to minimize the standby power.

OBGZ10 offers complete protection coverage with automatic self-recovery feature including Cycle-by-Cycle current limiting (OCP), over load protection (OLP), VDD over voltage clamp and under voltage lockout (UVLO). The Gate-drive output is clamped to maximum 18V to protect the power MOSFET.

Excellent EMI performance is achieved with On-Bright proprietary frequency shuffling technique together with soft switching control at the totem pole gate drive output.

Tone energy at below 20KHz is minimized in the design and audio noise is eliminated during operation.

OBGZ10 is offered in SOT23-6 package.

#### **FEATURES**

- On-Bright Proprietary Frequency Shuffling Technology for Improved EMI Performance.
- Extended Burst Mode Control For Improved Efficiency and Minimum Standby Power Design
- Audio Noise Free Operation
- External Programmable PWM Switching Frequency
- Low VDD Startup Current and Low Operating Current (1.6mA)
- Good Protection Coverage With Auto Self-Recovery
  - VDD Over Voltage Clamp and Under Voltage Lockout with Hysteresis (UVLO)
  - Gate Output Maximum Voltage Clamp (18V)
  - On-Bright Proprietary Line Input Compensated Cycle-by-Cycle Over-current Threshold Setting For Constant Output Power Limiting Over Universal Input Voltage Range.
  - Overload Protection (OLP)

## **APPLICATIONS**

Offline AC/DC flyback converter for

- Battery Charger
- Power Adaptor
- Set-Top Box Power Supplies
- Open-frame SMPS

## TYPICAL APPLICATION





## **GENERAL INFORMATION**

## **Pin Configuration**

The OBGZ10 is offered in SOT23-6 packages, shown as below.



**Ordering Information** 

| Part Number | Description             |  |  |
|-------------|-------------------------|--|--|
| OBGZ10MP    | SOT23-6, Pb-free in T&R |  |  |

**Package Dissipation Rating** 

| . acmage zheerpanen n | 9         |
|-----------------------|-----------|
| Package               | RθJA(℃/W) |
| SOT23-6               | 200       |

**Absolute Maximum Ratings** 

| Parameter                                  | Value          |
|--------------------------------------------|----------------|
| VDD DC Supply Voltage                      | 30 V           |
| VDD Zener Clamp<br>Voltage <sup>Note</sup> | VDD_Clamp+0.1V |
| VDD DC Clamp Current                       | 10 mA          |
| FB Input Voltage                           | -0.3 to 7V     |
| Sense Input Voltage                        | -0.3 to 7V     |
| RI Input Voltage                           | -0.3 to 7V     |
| Min/Max Operating Junction Temperature TJ  | -20 to 150 ℃   |
| Min/Max Storage<br>Temperature Tstg        | -55 to 160 ℃   |
| Lead Temperature (Soldering, 10secs)       | 260 ℃          |

Note: VDD\_Clamp has a nominal value of 35V.

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.





## **Marking Information**



Y:Year Code WW:Week Code(01-52) s: Internal code

ZZZ: Lot code

# **TERMINAL ASSIGNMENTS**

| Pin Name | I/O | Description                                                                                                |
|----------|-----|------------------------------------------------------------------------------------------------------------|
| GND      | Р   | Ground                                                                                                     |
| FB       | 1   | Feedback input pin. The PWM duty cycle is determined by voltage level into this pin and SENSE pin input.   |
| RI       | I   | Internal Oscillator frequency setting pin. A resistor connected between RI and GND sets the PWM frequency. |
| SENSE    | I   | Current sense input pin. Connected to MOSFET current sensing resistor node.                                |
| VDD      | Р   | Chip DC power supply pin.                                                                                  |
| GATE     | 0   | Totem-pole gate drive output for the power MOSFET.                                                         |

# RECOMMENDED OPERATING CONDITION

| Symbol         | Parameter                     | Min<br>Max | Unit         |
|----------------|-------------------------------|------------|--------------|
| VDD            | VDD Supply Voltage            | 10 to 30   | V            |
| RI             | RI Resistor Value             | 100        | Kohm         |
| T <sub>A</sub> | Operating Ambient Temperature | -20 to 85  | $^{\circ}$ C |



## **BLOCK DIAGRAM**





## **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C)$  if not otherwise noted)

| Symbol                         | Parameter                                         | Test Conditions                                            | Min  | Тур    | Max  | Unit     |
|--------------------------------|---------------------------------------------------|------------------------------------------------------------|------|--------|------|----------|
| Supply Voltage (VI             |                                                   |                                                            |      | - 1 17 |      | J        |
| I_VDD_Startup                  | VDD Start up<br>Current                           | VDD =12.5V, RI=100K<br>Measure Leakage current<br>into VDD |      | 5      | 20   | uA       |
| I_VDD_Ops                      | Operation Current                                 | VDD=16V, RI=100Kohm, $V_{FB}=3V$                           |      | 1.6    |      | mA       |
| UVLO(ON)                       | VDD Under Voltage<br>Lockout Enter                |                                                            | 7.8  | 8.8    | 9.8  | <b>V</b> |
| UVLO(OFF)                      | VDD Under Voltage<br>Lockout Exit<br>(Recovery)   |                                                            | 13   | 14     | 15   | V        |
| VDD_Clamp                      | VDD Zener Clamp<br>Voltage                        | I <sub>VDD</sub> = 5 mA                                    |      | 35     |      | ٧        |
| Feedback Input Section(FB Pin) |                                                   |                                                            |      |        |      |          |
| A <sub>VCS</sub>               | PWM Input Gain                                    | $\Delta V_{FB}/\Delta V_{cs}$                              |      | 2.0    |      | V/V      |
| V <sub>FB</sub> _Open          | V <sub>FB</sub> Open Loop<br>Voltage              |                                                            |      | 4.8    |      | V        |
| I <sub>FB</sub> _Short         | FB pin short circuit current                      | Short FB pin to GND and measure current                    |      | 1.0    |      | mA       |
| V <sub>TH</sub> _0D            | Zero Duty Cycle FB<br>Threshold Voltage           | VDD = 16V, RI=100Kohm                                      |      |        | 0.75 | ٧        |
| V <sub>TH</sub> _PL            | Power Limiting FB Threshold Voltage               |                                                            |      | 3.7    |      | ٧        |
| T <sub>D</sub> _PL             | Power limiting Debounce Time                      |                                                            |      | 35     |      | mSec     |
| Z <sub>FB</sub> _IN            | Input Impedance                                   |                                                            |      | 7      |      | Kohm     |
| DC_MAX                         | Maximum Duty<br>Cycle                             | VDD=18V, RI=100Kohm, FB=3V, CS=0                           |      | 75     |      | %        |
| Current Sense Input(Sense Pin) |                                                   |                                                            |      |        |      |          |
| T_blanking                     | Leading edge blanking time                        | RI = 100 Kohm                                              |      | 320    |      | ns       |
| Z <sub>SENSE</sub> _IN         | Input Impedance                                   |                                                            |      | 48     |      | Kohm     |
| T <sub>D</sub> _OC             | Over Current Detection and Control Delay          | $VDD = 16V, CS>V_{TH}OC,$ FB=3.3V                          |      | 75     |      | nSec     |
| V <sub>TH</sub> _OC            | Over Current Threshold Voltage at zero Duty Cycle | FB=3.3V, RI=100 Kohm                                       | 0.69 | 0.75   | 0.81 | <b>V</b> |
| Oscillator                     |                                                   |                                                            |      |        |      |          |
| Fosc                           | Normal Oscillation<br>Frequency                   | RI = 100 Kohm                                              | 60   | 65     | 70   | KHz      |
| Δf_Temp                        | Frequency<br>Temperature<br>Stability             | VDD = 16V, RI=100Kohm,<br>T <sub>A</sub> -20°C to 100°C    |      | 6      |      | %        |
| Δf_VDD                         | Frequency Voltage<br>Stability                    | VDD = 12-25V,<br>RI=100Kohm                                |      | 5      |      | %        |
| RI_range                       | Operating RI Range                                |                                                            | 50   | 100    | 150  | Kohm     |
| V_RI_open                      | RI open load voltage                              |                                                            |      | 2      |      | V        |
| F <sub>osc</sub> _BM           | Burst Mode Base Frequency                         | VDD = 16V, RI = 100Kohm                                    |      | 22     |      | KHz      |
| Gate Drive Output              |                                                   |                                                            |      |        |      |          |
| VOL                            | Output Low Level                                  | VDD = 16V, lo = -20 mA                                     |      |        | 8.0  | V        |



| VOH                | Output High Level   | VDD = 16V, lo = 20 mA | 10   |     |     | V      |  |
|--------------------|---------------------|-----------------------|------|-----|-----|--------|--|
| V Clamp            | Output Clamp        |                       |      | 18  |     | \<br>\ |  |
| v_Glamp            | Voltage Level       |                       |      | 10  |     | V      |  |
| T_r                | Output Rising Time  | VDD = 16V, CL = 1nf   |      | 220 |     | nSec   |  |
| T_f                | Output Falling Time | VDD = 16V, CL = 1nf   |      | 80  |     | nSec   |  |
| Frequency Shufflin | Frequency Shuffling |                       |      |     |     |        |  |
|                    | Frequency           |                       |      |     |     |        |  |
| Δf_OSC             | Modulation range    | RI=100K               | -2.6 |     | 2.6 | %      |  |
|                    | /Base frequency     |                       |      |     |     |        |  |
| f_shuffling        | Shuffling Frequency | RI=100K               |      | 64  | 44  | Hz     |  |



### **CHARACTERIZATION PLOTS**

VDD = 16V, RI = 100 Kohm,  $T_A = 25^{\circ}$ C condition applies if not otherwise noted.





















### **OPERATION DESCRIPTION**

The OBGZ10 is a highly integrated PWM controller IC optimized for offline flyback converter applications in sub 30W power range. The extended burst mode control greatly reduces the standby power consumption and helps the design easily meet the international power conservation requirements.

## Startup Current and Start up Control

Startup current of OBGZ10 is designed to be very low so that VDD could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet provides reliable startup in application. For AC/DC adaptor with universal input range design, a 2 M $\Omega$ , 1/8 W startup resistor could be used together with a VDD capacitor to provide a fast startup and low power dissipation solution.

• Frequency shuffling for EMI improvement
The frequency Shuffling/jittering (switching
frequency modulation) is implemented in
OBGZ10. The oscillation frequency is
modulated with a random source so that the
tone energy is spread out. The spread
spectrum minimizes the conduction band EMI
and therefore reduces system design
challenge.

#### • Extended Burst Mode Operation

At zero load or light load condition, majority of the power dissipation in a switching mode power supply is from switching loss on the MOSFET transistor, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the number of switching events within a fixed period of time.

OBGZ10 self adjusts the switching mode according to the loading condition. At from no load to light/medium load condition, the FB input drops below burst mode threshold level. Device enters Burst Mode control.

The frequency control also eliminates the audio noise at any loading conditions.

## • Oscillator Operation

A resistor connected between RI and GND sets the constant current source to charge/discharge the internal cap and thus the PWM oscillator frequency is determined. The relationship between RI and switching frequency follows the below equation within

the specified RI in Kohm range at nominal loading operational condition.

$$F_{OSC} = \frac{6500}{RI(Kohm)}(Khz)$$

• Current Sensing and Leading Edge Blanking
Cycle-by-Cycle current limiting is offered in
OBGZ10 current mode PWM control. The switch
current is detected by a sense resistor into the
sense pin. An internal leading edge blanking
circuit chops off the sense voltage spike at initial
MOSFET on state due to Snubber diode reverse
recovery so that the external RC filtering on sense
input is no longer required. The current limit
comparator is disabled and thus cannot turn off
the external MOSFET during the blanking period.

## Gate Drive

OBGZ10 Gate is connected to an external MOSFET gate for power switch control. Too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive output compromises the EMI.

A good tradeoff is achieved through the built-in totem pole gate design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme. An internal 18V clamp is added for MOSFET gate protection at higher than expected VDD input.

#### • Protection Controls

Good power supply system reliability is achieved with its rich protection features including Cycle-by-Cycle current limiting (OCP), Over Load Protection (OLP) and over voltage clamp, Under Voltage Lockout on VDD (UVLO).

With On-Bright Proprietary technology, the OCP threshold tracks PWM Duty cycles and is line voltage compensated to achieve constant output power limit over the universal input voltage range with recommended reference design.

At overload condition when FB input voltage exceeds power limit threshold value for more than TD\_PL, control circuit reacts to shut down the output power MOSFET. Device restarts when VDD voltage drops below UVLO limit.

VDD is supplied by transformer auxiliary winding output. It is clamped when VDD is higher than threshold value. The power MOSFET is shut down when VDD drops below UVLO limit and device enters power on start-up sequence thereafter.



## **PACKAGE MECHANICAL DATA**

## SOT-23-6L PACKAGE OUTLINE DIMENSIONS





| Symbol   | Dimensions In Millimeters |       | Dimensions In Inches |       |  |
|----------|---------------------------|-------|----------------------|-------|--|
| Syllibol | Min                       | Max   | Min                  | Max   |  |
| Α        | 1.000                     | 1.450 | 0.039                | 0.057 |  |
| A1       | 0.000                     | 0.150 | 0.000                | 0.006 |  |
| A2       | 0.900                     | 1.300 | 0.035                | 0.051 |  |
| b        | 0.300                     | 0.500 | 0.012                | 0.020 |  |
| С        | 0.080                     | 0.220 | 0.003                | 0.009 |  |
| D        | 2.800                     | 3.020 | 0.110                | 0.119 |  |
| E        | 1.500                     | 1.726 | 0.059                | 0.068 |  |
| E1       | 2.600                     | 3.000 | 0.102                | 0.118 |  |
| е        | 0.950                     | (BSC) | 0.037                | (BSC) |  |
| e1       | 1.800                     | 2.000 | 0.071                | 0.079 |  |
| L        | 0.300                     | 0.600 | 0.012                | 0.024 |  |
| θ        | 0°                        | 8°    | 0°                   | 8°    |  |



### **IMPORTANT NOTICE**

#### **RIGHT TO MAKE CHANGES**

On-Bright Electronics Corp. reserves the right to make corrections, modifications, enhancements, improvements and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

#### WARRANTY INFORMATION

On-Bright Electronics Corp. warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with its standard warranty. Testing and other quality control techniques are used to the extent it deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. On-Bright Electronics Corp. assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using On-Bright's components, data sheet and application notes. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

#### LIFE SUPPORT

On-Bright Electronics Corp.'s products are not designed to be used as components in devices intended to support or sustain human life. On-bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in medical applications.

#### **MILITARY**

On-Bright Electronics Corp.'s products are not designed for use in military applications. On-Bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in military applications.