

# 60-V, 5-μA I<sub>Q</sub>, 100-mA, Low-Dropout Voltage Regulator with Enable and Power-Good

Check for Samples: TPS7A16

#### **FEATURES**

• Wide Input Voltage Range: 3 V to 60 V

Ultralow Quiescent Current: 5 μA

Quiescent Current at Shutdown: 1 µA

Output Current: 100 mA

Low Dropout Voltage: 60 mV at 20 mA

Accuracy: 2%Available in:

Fixed Output Voltage: 3.3 V, 5.0 V

Adjustable Version from ~1.2 V to 18.5 V

Power Good with Programable Delay

 Current-Limit and Thermal Shutdown Protections

Stable with Ceramic Output Capactors:
 ≥ 2.2 µF

 Packages: High Thermal Performance MSOP-8 and SON-8 PowerPAD™

 Operating Temperature Range: -40°C to +125°C

#### **APPLICATIONS**

- High Cell-Count Battery Packs for Power Tools and other Battery-Powered Microprocessor and Microcontroller Systems
- Car Audio, Navigation, Infotainment, and Other Automotive Systems
- Power Supplies for Notebook PCs, Digital TVs, and Private LAN Systems
- Smoke/CO<sub>2</sub> Detectors and Battery-Powered Alarm/Security Systems

#### DGN PACKAGE DRB PACKAGE 3-mm × 5-mm MSOP-8 PowerPAD 3-mm × 3-mm SON-8 PowerPAD (TOP VIEW) (TOP VIEW) оитП IN OUT (8 IN FB/DNC 2 7 DELAY FB/DNC $\overline{7}$ DELAY 2 GND 6 NC 3) **6** PG 🗆 PG NC □ EN GND GND

#### DESCRIPTION

The TPS7A16 family of ultralow power, low-dropout (LDO) voltage regulators offers the benefits of ultralow quiescent current, high input voltage and miniaturized, high thermal-performance packaging.

The TPS7A16 family is designed for continuous or sporadic (power backup) battery-powered applications where ultra-low quiescent current is critical to extending system battery life.

The TPS7A16 family offers an enable pin (EN) compatible with standard CMOS logic and an integrated open drain active-high power good output (PG) with a user-programmable delay. These pins are intended for use in microcontroller-based, battery-powered applications where power-rail sequencing is required.

In addition, the TPS7A16 is ideal for generating a low-voltage supply from multicell solutions ranging from high cell-count power-tool packs to automotive applications; not only can this device supply a well-regulated voltage rail, but it can also withstand and maintain regulation during voltage transients. These features translate to simpler and more cost-effective, electrical surge-protection circuitry.



Low Power Microcontroller Rail Sequencing in Automotive Applications Subject to Load Dump Transient

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION(1)

| PRODUCT                        | V <sub>OUT</sub>                                                                                                                        |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| TPS7A16 <b>xx <i>yyy</i> z</b> | XX is nominal output voltage (01 = Adjustable, 33 = 3.3 V, 50 = 5.0 V) <sup>(2)</sup> YYY is package designator. Z is package quantity. |

- (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.
- (2) Additional output voltage options are available. Minimum-order quantities may apply; contact your sales representative for details.

#### **ABSOLUTE MAXIMUM RATINGS**(1)

Over operating free-air temperature range −40°C ≤ T<sub>⊥</sub> ≤ +125°C (unless otherwise noted).

|                                |                                                                                    | VALUE  |              |      |
|--------------------------------|------------------------------------------------------------------------------------|--------|--------------|------|
|                                |                                                                                    | MIN    | MAX          | UNIT |
|                                | IN pin to GND pin                                                                  | -0.3   | +62          | V    |
|                                | OUT pin to GND pin                                                                 | -0.3   | +20          | V    |
|                                | OUT pin to IN pin                                                                  | -62    | +0.3         | V    |
|                                | FB pin to GND pin                                                                  | -0.3   | +3           | V    |
| Voltage                        | FB pin to IN pin                                                                   | -62    | +0.3         | V    |
|                                | EN pin to IN pin                                                                   | -62    | 0.3          | V    |
|                                | EN pin to GND pin                                                                  | -0.3   | +62          | V    |
|                                | PG pin to GND pin                                                                  | -0.3   | +5.5         | V    |
|                                | DELAY pin to GND pin                                                               | -0.3   | +5.5         | V    |
| Current                        | Peak output                                                                        | Intern | ally limited | 1    |
| Tarananatura                   | Operating virtual junction, T <sub>J</sub> , absolute maximum range <sup>(2)</sup> | -40    | +150         | °C   |
| Temperature                    | Storage, T <sub>stg</sub>                                                          | -65    | +150         | °C   |
| Floatroatetic discharge ratios | Human body model (HBM)                                                             |        | 2            | kV   |
| Electrostatic discharge rating | Charged device model (CDM)                                                         |        | 500          | V    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                       |                                              | TPS7   |        |       |
|-----------------------|----------------------------------------------|--------|--------|-------|
|                       | THERMAL METRIC(1)                            | DGN    | DRB    | UNITS |
|                       |                                              | 8 PINS | 8 PINS |       |
| $\theta_{JA}$         | Junction-to-ambient thermal resistance       | 66.2   | 44.5   |       |
| $\theta_{JC(top)}$    | Junction-to-case(top) thermal resistance     | 45.9   | 49.5   |       |
| $\theta_{JB}$         | Junction-to-board thermal resistance         | 34.6   | 11.3   | 90044 |
| Ψлт                   | Junction-to-top characterization parameter   | 1.9    | 0.7    | °C/W  |
| ΨЈВ                   | Junction-to-board characterization parameter | 34.3   | 141.2  |       |
| $\theta_{JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | 14.9   | 4.7    |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> No permanent damage will occur to the part operating within this range though electrical performance is not guaranteed outside the operating free-air temperature range.



#### **ELECTRICAL CHARACTERISTICS**

At  $T_J = -40^{\circ}C$  to +125°C,  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or  $V_{IN} = 3.0$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 10$   $\mu$ A,  $C_{IN} = 1$   $\mu$ F,  $C_{OUT} = 2.2$   $\mu$ F, and FB tied to OUT, unless otherwise noted.

|                           |                                      |                                                                                                                              | TI        |       |       |                  |
|---------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-------|------------------|
|                           | PARAMETER                            | TEST CONDITIONS                                                                                                              | MIN       | TYP   | MAX   | UNIT             |
| V <sub>IN</sub>           | Input voltage range                  |                                                                                                                              | 3         |       | 60    | V                |
| V <sub>REF</sub>          | Internal reference                   | $T_J = +25$ °C, $V_{FB} = V_{REF}$ , $V_{IN} = 3$ V, $I_{OUT} = 10$ $\mu A$                                                  | 1.169     | 1.193 | 1.217 | V                |
| $V_{UVLO}$                | Undervoltage lockout threshold       |                                                                                                                              |           | 2.7   |       | V                |
|                           | Output voltage range                 | $V_{IN} \ge V_{OUT(NOM)} + 0.5 \text{ V}$                                                                                    | $V_{REF}$ |       | 18.5  | V                |
| V <sub>OUT</sub>          | Nominal accuracy                     | $T_J = +25$ °C, $V_{IN} = 3$ V, $I_{OUT} = 10 \mu A$                                                                         | -2.0%     |       | +2.0% | V <sub>OUT</sub> |
| <b>V</b> 001              | Overall accuracy                     | $V_{OUT(NOM)} + 0.5 \text{ V} \le V_{IN} \le 60 \text{ V}^{(1)}$<br>10 $\mu$ A $\le I_{OUT} \le 100 \text{ mA}$              | -2.0%     |       | +2.0% | V <sub>OUT</sub> |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                      | 3 V ≤ V <sub>IN</sub> ≤ 60 V                                                                                                 |           | ±1.0% |       | V <sub>OUT</sub> |
| $\Delta V_{O(\Delta IO)}$ | Load regulation                      | 10 μA ≤ I <sub>OUT</sub> ≤ 100 mA                                                                                            |           | ±1.0% |       | V <sub>OUT</sub> |
| V                         | December                             | V <sub>IN</sub> = 4.5 V, V <sub>OUT(NOM)</sub> = 5 V, I <sub>OUT</sub> = 20 mA                                               |           | 60    |       | mV               |
| $V_{DO}$                  | Dropout voltage                      | V <sub>IN</sub> = 4.5 V, V <sub>OUT(NOM)</sub> = 5 V, I <sub>OUT</sub> = 100 mA                                              |           | 265   | 500   | mV               |
| I <sub>LIM</sub>          | Current limit                        | V <sub>OUT</sub> = 90% V <sub>OUT(NOM)</sub> , V <sub>IN</sub> = 3.0 V                                                       | 101       | 225   | 400   | mA               |
|                           | C                                    | 3 V ≤ V <sub>IN</sub> ≤ 60 V, I <sub>OUT</sub> = 10 μA                                                                       |           | 5.0   | 15    | μΑ               |
| I <sub>GND</sub>          | Ground current                       | I <sub>OUT</sub> = 100 mA                                                                                                    |           | 5.0   |       | μΑ               |
| I <sub>SHDN</sub>         | Shutdown supply current              | V <sub>EN</sub> = +0.4 V                                                                                                     |           | 0.59  | 5.0   | μΑ               |
| I <sub>FB</sub>           | Feedback current (2)                 |                                                                                                                              | -0.1      | -0.01 | 0.1   | μΑ               |
| I <sub>EN</sub>           | Enable current                       | $3 \text{ V} \leq \text{V}_{IN} \leq 12 \text{ V}, \text{V}_{IN} = \text{V}_{EN}$                                            | -1.0      | -0.01 | 1.0   | μΑ               |
| V <sub>EN_HI</sub>        | Enable high-level voltage            |                                                                                                                              | 1.2       |       |       | V                |
| V <sub>EN_LO</sub>        | Enable low- level voltage            |                                                                                                                              |           |       | 0.3   | V                |
| V                         | PG trip threshold                    | OUT pin floating, $V_{FB}$ increasing, $V_{IN} \ge V_{IN\_MIN}$                                                              | 85%       |       | 95%   | $V_{OUT}$        |
| V <sub>IT</sub>           | PG trip trireshold                   | OUT pin floating, V <sub>FB</sub> decreasing, V <sub>IN</sub> ≥ V <sub>IN_MIN</sub>                                          | 83%       |       | 93%   | $V_{OUT}$        |
| $V_{HYS}$                 | PG trip hysteresis                   |                                                                                                                              |           | 2.3%  | 4%    | $V_{OUT}$        |
| $V_{PG, LO}$              | PG output low voltage                | OUT pin floating, $V_{FB}$ = 80% $V_{REF}$ , $I_{PG}$ = 1mA                                                                  |           |       | 0.4   | V                |
| $I_{PG, \ LKG}$           | PG leakage current                   | $V_{PG} = V_{OUT(NOM)}$                                                                                                      | -1.0      |       | 1.0   | μΑ               |
| I <sub>DELAY</sub>        | DELAY pin current                    |                                                                                                                              |           | 1.0   | 2.0   | μΑ               |
| PSRR                      | Power-supply rejection ratio         | $V_{\text{IN}} = 3 \text{ V, } V_{\text{OUT(NOM)}} = V_{\text{REF}}, C_{\text{OUT}} = 10  \mu\text{F},$ $f = 100 \text{ Hz}$ |           | 50    |       | dB               |
| т                         | Thermal shutdown temperature         | Shutdown, temperature increasing                                                                                             |           | +170  |       | °C               |
| T <sub>SD</sub>           |                                      | Reset, temperature decreasing                                                                                                |           | +150  |       | °C               |
| T <sub>J</sub>            | Operating junction temperature range |                                                                                                                              | -40       |       | +125  | °C               |

<sup>(1)</sup> Maximum input voltage is limited to 24 V because of the package power dissipation limitations at full load ( $P \approx (V_{IN} - V_{OUT}) \times I_{OUT} = (24 \text{ V} - V_{REF}) \times 50 \text{ mA} \approx 1.14 \text{ W}$ ). The device is capable of sourcing a maximum current of 50 mA at higher input voltages as long as the power dissipated is within the thermal limits of the package plus any external heatsinking.

(2) I<sub>FB</sub> > 0 flows out of the device.



#### **DEVICE INFORMATION**

#### **FUNCTIONAL BLOCK DIAGRAM**



#### TYPICAL APPLICATION CIRCUIT



TPS7A1601 Circuit as an Adjustable Regulator

Submit Documentation Feedback



#### **PIN CONFIGURATION**



#### **PIN DESCRIPTIONS**

| TPS7   | A16xx |                                                                                                                                                                                                                                                                                                                                                                                               |
|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO.   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                   |
| DELAY  | 7     | Delay pin. Connect a capacitor to GND to adjust the PG delay time; leave open if the reset function is not needed.                                                                                                                                                                                                                                                                            |
| EN     | 5     | Enable pin. This pin turns the regulator on or off. If $V_{EN} \ge V_{EN\_HI}$ , the regulator is enabled. If $V_{EN} \le V_{EN\_LO}$ , the regulator is disabled. If not used, the EN pin can be connected to IN. Make sure that $V_{EN} \le V_{IN}$ at all times.                                                                                                                           |
| FB/DNC | 2     | For the adjustable version (TPS7A1601), the feedback pin is the input to the control-loop error amplifier. This pin is used to set the output voltage of the device when the regulator output voltage is set by external resistors. For the fixed voltage versions: <b>DO NOT CONNECT</b> to this pin. Do not route this pin to any electrical net, not even GND or IN.                       |
| GND    | 4     | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                   |
| IN     | 8     | Regulator input supply pin. A capacitor $> 0.1 \mu\text{F}$ must be tied from this pin to ground to assure stability. It is recommended to connect a 10 $\mu\text{F}$ ceramic capacitor from IN to GND (as close to the device as possible) to reduce circuit sensitivity to printed-circuit-board (PCB) layout, especially when long input tracer or high source impedances are encountered. |
| NC     | 6     | This pin can be left open or tied to any voltage between GND and IN.                                                                                                                                                                                                                                                                                                                          |
| OUT    | 1     | Regulator output pin. A capacitor > 2.2 µF must be tied from this pin to ground to assure stability. It is recommended to connect a 10 µF ceramic capacitor from OUT to GND (as close to the device as possible) to maximize AC performance.                                                                                                                                                  |
| PG     | 3     | Power-good pin. Open collector output; leave open or connect to GND if the power-good function is not needed.                                                                                                                                                                                                                                                                                 |
| Powe   | rPAD  | Solder to printed circuit board (PCB) to enhance thermal performance. Although it can be left floating, it is highly recommended to connect the PowerPAD to the GND plane.                                                                                                                                                                                                                    |



#### TYPICAL CHARACTERISTICS

At  $T_J = -40^{\circ}\text{C}$  to +125°C,  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or  $V_{IN} = 3.0$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 10$   $\mu\text{A}$ ,  $C_{IN} = 1$   $\mu\text{F}$ ,  $C_{OUT} = 2.2$   $\mu\text{F}$ , and FB tied to OUT, unless otherwise noted.



Submit Documentation Feedback

Copyright © 2011–2014, Texas Instruments Incorporated



#### TYPICAL CHARACTERISTICS (continued)

At  $T_J = -40^{\circ}\text{C}$  to +125°C,  $V_{IN} = V_{OUT(NOM)} + 0.5$  V or  $V_{IN} = 3.0$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 10$   $\mu\text{A}$ ,  $C_{IN} = 1$   $\mu\text{F}$ ,  $C_{OUT} = 2.2$   $\mu\text{F}$ , and FB tied to OUT, unless otherwise noted.















#### **TYPICAL CHARACTERISTICS (continued)**

At T<sub>J</sub> =  $-40^{\circ}$ C to +125°C, V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 0.5 V or V<sub>IN</sub> = 3.0 V (whichever is greater), V<sub>EN</sub> = V<sub>IN</sub>, I<sub>OUT</sub> = 10  $\mu$ A, C<sub>IN</sub> = 1  $\mu$ F, C<sub>OUT</sub> = 2.2  $\mu$ F, and FB tied to OUT, unless otherwise noted.

#### **POWER GOOD DELAY**



Time (5 ms/div)

Figure 13.

Submit Documentation Feedback



#### THEORY OF OPERATION

#### **GENERAL DESCRIPTION**

The TPS7A16 family of ultra-low power voltage regulators offers the benefit of ultra-low quiescent current, high input voltage, and miniaturized, high thermal-performance packaging.

The TPS7A16 family is designed for continuous or sporadic (power backup) battery-operated applications where ultra-low quiescent current is critical to extending system battery life.

#### **ADJUSTABLE VOLTAGE OPERATION**

The TPS7A1601 has an output voltage range from 1.194 V to 20 V. The nominal output of the device is set by two external resistors, as shown in Figure 14:



Figure 14. Adjustable Operation

R<sub>1</sub> and R<sub>2</sub> can be calculated for any output voltage range using the formula shown in Equation 1:

$$R_1 = R_2 \left( \frac{V_{OUT}}{V_{REF}} - 1 \right) \tag{1}$$

#### **Resistor Selection**

It is recommended to use resistors in the order of  $M\Omega$  to keep the overall quiescent current of the system as low as possible (by making the current used by the resistor divider negligible compared to the device's quiescent current).

If greater voltage accuracy is required, take into account the voltage offset contributions as a result of feedback current and use of 0.1% tolerance resistors.

Table 1 shows the resistor combination to achieve a few of the most common rails using commercially available 0.1% tolerance resistors to maximize nominal voltage accuracy, while abiding to the formula shown in Equation 1.



#### **Table 1. Selected Resistor Combinations**

| V <sub>out</sub> | R <sub>1</sub> | R <sub>2</sub> | $V_{OUT}/(R_1 + R_2) \times I_Q$ | NOMINAL ACCURACY |
|------------------|----------------|----------------|----------------------------------|------------------|
| 1.194 V          | 0 Ω            | ∞              | 0 μΑ                             | ±2%              |
| 1.8 V            | 1.18 ΜΩ        | 2.32 ΜΩ        | 514 nA                           | ±(2% + 0.14%)    |
| 25 V             | 1.5 ΜΩ         | 1.37 ΜΩ        | 871 nA                           | ±(2% + 0.16%)    |
| 3.3 V            | 2 ΜΩ           | 1.13 ΜΩ        | 1056 nA                          | ±(2% + 0.35%)    |
| 5 V              | 3.4 ΜΩ         | 1.07 ΜΩ        | 1115 nA                          | ±(2% + 0.39%)    |
| 10 V             | 7.87 ΜΩ        | 1.07 ΜΩ        | 1115 nA                          | ±(2% + 0.42%)    |
| 12 V             | 14.3 ΜΩ        | 1.58 ΜΩ        | 755 nA                           | ±(2% + 0.18%)    |
| 15 V             | 42.2 MΩ        | 3.65 MΩ        | 327 nA                           | ±(2% + 0.19%)    |
| 18 V             | 16.2 MΩ        | 1.15 ΜΩ        | 1038 nA                          | ±(2% + 0.26%)    |

Close attention must be paid to board contamination when using high-value resistors; board contaminants may significantly impact voltage accuracy. If board cleaning measures cannot be ensured, consider using a fixed-voltage version of the TPS7A16 or using resistors in the order of hundreds or tens of  $k\Omega$ .

#### CAPACITOR RECOMMENDATIONS

Low equivalent series resistance (ESR) capacitors should be used for the input, output, and feed-forward capacitors. Ceramic capacitors with X7R and X5R dielectrics are preferred. These dielectrics offer more stable characteristics. Ceramic X7R capacitors offer improved over-temperature performance, while ceramic X5R capacitors are the most cost-effective and are available in higher values.

Note that high ESR capacitors may degrade PSRR.

#### INPUT AND OUTPUT CAPACITOR REQUIREMENTS

The TPS7A16 family of ultra-low power, high-voltage linear regulators achieves stability with a minimum input capacitance of 0.1  $\mu$ F and output capacitance of 2.2  $\mu$ F; however, it is recommended to use a 10- $\mu$ F ceramic capacitor to maximize ac performance.

#### **POWER-GOOD**

The power-good (PG) pin is an open-drain output and can be connected to any 5.5-V or lower rail through an external pull-up resistor. When no  $C_{DELAY}$  is used, the PG output is high-impedance when  $V_{OUT}$  is greater than the PG trip threshold ( $V_{IT}$ ). If  $V_{OUT}$  drops below  $V_{IT}$ , the open-drain output turns on and pulls the PG output low. If output voltage monitoring is not needed, the PG pin can be left floating or connected to GND.

The power-good feature functionality is only guaranteed when  $V_{IN} \ge 3V$  ( $V_{IN\ MIN}$ )

#### **Power-Good Delay and Delay Capacitor**

The power-good delay time ( $t_{DELAY}$ ) is defined as the time period from when  $V_{OUT}$  exceeds the PG trip threshold voltage ( $V_{IT}$ ) to when the PG output is high. This power-good delay time is set by an external capacitor ( $C_{DELAY}$ ) connected from the DELAY pin to GND; this capacitor is charged from 0 V to ~1.8 V by the DELAY pin current ( $I_{DELAY}$ ) once  $V_{OUT}$  exceeds the PG trip threshold ( $V_{IT}$ ).

When C<sub>DELAY</sub> is used, the PG output is high-impedance when V<sub>OUT</sub> exceeds V<sub>IT</sub>, and V<sub>DELAY</sub> exceeds V<sub>REF</sub>.

The power-good delay time can be calculated using:  $t_{DELAY} = (C_{DELAY} \times V_{REF})/I_{DELAY}$ . For example, when  $C_{DELAY} = 10$  nF, the PG delay time is approximately 12ms; that is,  $(10 \text{ nF} \times 1.193 \text{ V})/1 \mu A = 11.93 \text{ ms}$ .

#### **FEED-FORWARD CAPACITOR**

Although a feed-forward capacitor ( $C_{FF}$ ) from OUT to FB is not needed to achieve stability, it is recommended to use a 0.01- $\mu$ F feed-forward capacitor to maximize ac performance.

#### TRANSIENT RESPONSE

As with any regulator, increasing the size of the output capacitor reduces over/undershoot magnitude but increases the duration of the transient response.



#### APPLICATION INFORMATION

#### **AUTOMOTIVE APPLICATIONS**

The TPS7A16 family maximum input voltage of 60 V makes it ideal for use in automotive applications where high-voltage transients are present.

Events such as load-dump overvoltage (where the battery is disconnected while the alternator is providing current to a load) may cause voltage spikes from 25 V to 60 V. In order to prevent any damage to sensitive circuitry, local transient voltage suppressors can be used to cap voltage spikes to lower, more manageable voltages.

The TPS7A16 family can be used to simplify and lower costs in such cases. The TPS7A16 very high voltage range allows this regulator to not only withstand the voltages coming out of these local transient voltage suppressors, but even replace them, thus lowering system cost and complexity.



Figure 15. Low-Power Microcontroller Rail Sequencing in Automotive Applications Subjected to Load-Dump Transients

#### **MULTICELL BATTERY PACKS**

Currently, battery packs can employ up to a dozen cells in series that, when fully charged, may have voltages of up to 55 V. Internal circuitry in these battery packs is used to prevent overcurrent and overvoltage conditions that may degrade battery life or even pose a safety risk; this internal circuitry is often managed by a low-power microcontroller, such as TI's MSP430.

The microcontroller continuously monitors the battery itself, whether the battery is in use or not. Although this microcontroller could be powered by an intermediate voltage taken from the multicell array, this approach unbalances the battery pack itself, degrading its life or adding cost to implement more complex cell balancing topologies.

The best approach to power this microcontroller is to regulate down the voltage from the entire array to discharge every cell equally and prevent any balancing issues. This approach reduces system complexity and cost.

TPS7A16 is the ideal regulator for this application because it can handle very high voltages (from the entire multicell array) and has very low quiescent current (to maximize battery life).





Figure 16. Protection Based on Low-Power Microcontroller Power from Multicell Battery Packs

#### **BATTERY-OPERATED POWER TOOLS**

High voltage multicell battery packs support high-power applications, such as power tools, with high current drain when in use, highly intermittent use cycles, and physical separation between battery and motor.

In these applications, a microcontroller or microprocessor controls the motor. This microcontroller must be powered with a low-voltage rail coming from the high-voltage, multicell battery pack; as mentioned previously, powering this microcontroller or microprocessor from an intermediate voltage from the multicell array causes battery-pack life degradation or added system complexity because of cell balancing issues. In addition, this microcontroller or microprocessor must be protected from the high-voltage transients because of the motor inductance.

The TPS7A16 can be used to power the motor-controlled microcontroller or microprocessor; its low quiescent current maximizes battery shelf life and its very high-voltage capabilities simplify system complexity by replacing voltage suppression filters, thus lowering system cost.



Figure 17. Low Power Microcontroller Power From Multi-cell Battery Packs In Power Tools



#### LAYOUT

#### **PACKAGE MOUNTING**

Solder pad footprint recommendations for the TPS7A16 are available at the end of this product data sheet and at www.ti.com.

#### BOARD LAYOUT RECOMMENDATIONS TO IMPROVE PSRR AND NOISE PERFORMANCE

To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for IN and OUT, with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should connect directly to the GND pin of the device.

Equivalent series inductance (ESL) and ESR must be minimized in order to maximize performance and ensure stability. Every capacitor must be placed as close as possible to the device and on the same side of the PCB as the regulator itself.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because they may impact system performance negatively and even cause instability.

If possible, and to ensure the maximum performance denoted in this product data sheet, use the same layout pattern used for TPS7A16 evaluation board, available at www.ti.com.

#### **Additional Layout Considerations**

The high impedance of the FB pin makes the regulator sensitive to parasitic capacitances that may couple undesirable signals from near-by components (specially from logic and digital ICs, such as microcontrollers and microprocessors); these capacitively-coupled signals may produce undesirable output voltage transients. In these cases, it is recommended to use a fixed-voltage version of the TPS7A16, or isolate the FB node by flooding the local PCB area with ground-plane copper to minimize any undesirable signal coupling.

#### THERMAL PROTECTION

Thermal protection disables the output when the junction temperature rises to approximately +170°C, allowing the device to cool. When the junction temperature cools to approximately +150°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat spreading area. For reliable operation, junction temperature should be limited to a maximum of +125°C at the worst case ambient temperature for a given application. To estimate the margin of safety in a complete design (including the copper heat-spreading area), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least +45°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS7A16 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS7A16 into thermal shutdown degrades device reliability.

#### POWER DISSIPATION

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat dissipating layers also improves the heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation (P<sub>D</sub>) is equal to the product of the output current times the voltage drop across the output pass element, as shown in Equation 2:

$$P_{D} = (V_{IN} - V_{OUT}) I_{OUT}$$
 (2)



#### SUGGESTED LAYOUT AND SCHEMATIC

Layout is a critical part of good power-supply design. There are several signal paths that conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. To help eliminate these problems, the IN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with a X5R or X7R dielectric.

It may be possible to obtain acceptable performance with alternative PCB layouts; however, the layout and the schematic have been shown to produce good results and are meant as a guideline.

Figure 18 shows the schematic for the suggested layout. Figure 19 and Figure 20 show the top and bottom printed circuit board (PCB) layers for the suggested layout.



Figure 18. Schematic for Suggested Layout



Figure 19. Suggested Layout: Top Layer





Figure 20. Suggested Layout: Bottom Layer



#### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision C (November 2013) to Revision D                                                                                                                              | Page |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Changed Feedback Current min, typ, and max values from -1.0, 0.0, and 1.0 to -0.1, -0.01, and 0.0</li> <li>Changed Enable Current typ value from 0.01 to -0.01</li> </ul> | •    |
| Changes from Revision B (April 2013) to Revision C                                                                                                                                 | Page |
| Changed DRB package from product preview to production data                                                                                                                        | 1    |
| Added DRB package to thermal information                                                                                                                                           |      |
| Changed Figure 4 Y-axis unit from V to mV (typo)                                                                                                                                   | 6    |
| Changes from Revision A (December 2011) to Revision B                                                                                                                              | Page |
| Added preview DRB package to data sheet.                                                                                                                                           | 1    |
| Changes from Original (December 2011) to Revision A                                                                                                                                | Page |
| Changed data sheet to from product preview to production data                                                                                                                      | 1    |





2-Nov-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type      | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                          | Lead/Ball Finish | MSL Peak Temp              | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|-------------------|--------------------|------|----------------|-----------------------------------|------------------|----------------------------|--------------|----------------|---------|
| TPS7A1601DGNR    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | (2)<br>Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | (3)<br>Level-2-260C-1 YEAR | -40 to 125   | PTYQ           | Samples |
| TPS7A1601DGNT    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 250            | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 125   | PTYQ           | Samples |
| TPS7A1601DRBR    | ACTIVE | SON               | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 125   | PA5M           | Samples |
| TPS7A1601DRBT    | ACTIVE | SON               | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 125   | PA5M           | Samples |
| TPS7A1633DGNR    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 125   | PPNQ           | Samples |
| TPS7A1633DGNT    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 250            | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 125   | PPNQ           | Samples |
| TPS7A1633DRBR    | ACTIVE | SON               | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 125   | PPNQ           | Sample  |
| TPS7A1633DRBT    | ACTIVE | SON               | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 125   | PPNQ           | Samples |
| TPS7A1650DGNR    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 125   | PPOQ           | Samples |
| TPS7A1650DGNT    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 250            | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 125   | PPOQ           | Samples |
| TPS7A1650DRBR    | ACTIVE | SON               | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 125   | PPOQ           | Sample  |
| TPS7A1650DRBT    | ACTIVE | SON               | DRB                | 8    | 250            | Green (RoHS<br>& no Sb/Br)        | CU NIPDAU        | Level-2-260C-1 YEAR        | -40 to 125   | PPOQ           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



#### PACKAGE OPTION ADDENDUM

2-Nov-2014

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS7A1601, TPS7A1633, TPS7A1650:

Automotive: TPS7A1601-Q1, TPS7A1633-Q1, TPS7A1650-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Feb-2015

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type       | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A1601DGNR | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS7A1601DGNT | MSOP-<br>Power<br>PAD | DGN                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS7A1601DRBR | SON                   | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS7A1601DRBT | SON                   | DRB                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS7A1633DGNR | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS7A1633DGNT | MSOP-<br>Power<br>PAD | DGN                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS7A1633DRBR | SON                   | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS7A1633DRBT | SON                   | DRB                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS7A1650DGNR | MSOP-<br>Power<br>PAD | DGN                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |
| TPS7A1650DGNT | MSOP-<br>Power<br>PAD | DGN                | 8    | 250  | 180.0                    | 12.4                     | 5.3        | 3.3        | 1.3        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Feb-2015

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A1650DRBR | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS7A1650DRBT | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |



\*All dimensions are nominal

| Device        | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|---------------|-----------------|------|------|-------------|------------|-------------|
| TPS7A1601DGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 370.0       | 355.0      | 55.0        |
| TPS7A1601DGNT | MSOP-PowerPAD | DGN             | 8    | 250  | 195.0       | 200.0      | 45.0        |
| TPS7A1601DRBR | SON           | DRB             | 8    | 3000 | 370.0       | 355.0      | 55.0        |
| TPS7A1601DRBT | SON           | DRB             | 8    | 250  | 220.0       | 205.0      | 50.0        |
| TPS7A1633DGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 370.0       | 355.0      | 55.0        |
| TPS7A1633DGNT | MSOP-PowerPAD | DGN             | 8    | 250  | 195.0       | 200.0      | 45.0        |
| TPS7A1633DRBR | SON           | DRB             | 8    | 3000 | 370.0       | 355.0      | 55.0        |
| TPS7A1633DRBT | SON           | DRB             | 8    | 250  | 220.0       | 205.0      | 50.0        |
| TPS7A1650DGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 370.0       | 355.0      | 55.0        |
| TPS7A1650DGNT | MSOP-PowerPAD | DGN             | 8    | 250  | 195.0       | 200.0      | 45.0        |
| TPS7A1650DRBR | SON           | DRB             | 8    | 3000 | 370.0       | 355.0      | 55.0        |
| TPS7A1650DRBT | SON           | DRB             | 8    | 250  | 220.0       | 205.0      | 50.0        |

DGN (S-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-187 variation AA-T

#### PowerPAD is a trademark of Texas Instruments.



# DGN (S-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD  $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206323-4/1 12/11

NOTE: All linear dimensions are in millimeters



DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# DRB (S-PVSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206340-3/P 07/14

NOTE: All linear dimensions are in millimeters



# DRB (S-PVSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity