

# OV7725 Color CMOS VGA (640x480) CAMERACHIP<sup>TM</sup> Sensor with OmniPixel2<sup>TM</sup> Technology

## **General Description**

The OV7725 CAMERACHIP<sup>™</sup> image sensor is a low voltage CMOS device that provides the full functionality of a single-chip VGA camera and image processor in a small footprint package. The OV7725 provides full-frame, sub-sampled or windowed 8-bit/10-bit images in a wide range of formats, controlled through the Serial Camera Control Bus (SCCB) interface.

This device has an image array capable of operating at up to 60 frames per second (fps) in VGA with complete user control over image quality, formatting and output data transfer. All required image processing functions, including exposure control, gamma, white balance, color saturation, hue control and more, are also programmable through the SCCB interface. In addition, OmniVision sensors use proprietary sensor technology to improve image quality by reducing or eliminating common lighting/electrical sources of image contamination, such as fixed pattern noise, smearing, blooming, etc., to produce a clean, fully stable color image.



Note: The OV7725 uses a lead-free package.

### Features

- High sensitivity for low-light operation
- Standard SCCB interface
- Output support for Raw RGB, RGB (GRB 4:2:2, RGB565/555/444) and YCbCr (4:2:2) formats
- Supports image sizes: VGA, QVGA, and any size scaling down from CIF to 40x30
- VarioPixel<sup>®</sup> method for sub-sampling
- Automatic image control functions including: Automatic Exposure Control (AEC), Automatic Gain Control (AGC), Automatic White Balance (AWB), Automatic Band Filter (ABF), and Automatic Black-Level Calibration (ABLC)
- Image quality controls including color saturation, hue, gamma, sharpness (edge enhancement), and anti-blooming
- ISP includes noise reduction and defect correction
- Lens shading correction
- Saturation level auto adjust (UV adjust)
- Edge enhancement level auto adjust
- · De-noise level auto adjust
- · Frame synchronization capability

### **Ordering Information**

| Product                         | Package     |
|---------------------------------|-------------|
| OV07725-VL1A (Color, lead-free) | 28-pin CSP2 |

#### Applications

- Cellular and picture phones
- Toys
- PC Multimedia
- Digital still cameras

### **Key Specifications**

|              |                  | 640 x 480                            |
|--------------|------------------|--------------------------------------|
|              | Array Size       |                                      |
|              | Digital Core     | 1.8VDC <u>+</u> 10%                  |
| Power Supply | Analog           | 3.0V to 3.3V                         |
|              | I/O <sup>a</sup> | 1.7V to 3.3V                         |
| Power        | Active           | 120 mW typical                       |
|              | Active           | (60 fps VĠĂ, YUV)                    |
| Requirements | Standby          | < 20 µA                              |
| Temp         | erature Range    | -20°C to +70°C                       |
|              |                  | YUV/YCbCr 4:2:2                      |
| Output       | Format (8-bit)   | <ul> <li>RGB565/555/444</li> </ul>   |
| Output       | i offiat (o-bit) | • GRB 4:2:2                          |
|              |                  | <ul> <li>Raw RGB Data</li> </ul>     |
|              | Lens Size        | 1/4"                                 |
| Lens Ch      | nief Ray Angle   | 25° non linear                       |
| Max Image    | Transfer Rate    | 60 fps for VGA                       |
|              | Sensitivity      | 3.0 V/(Lux • sec)                    |
|              | S/N Ratio        | 50 dB                                |
| D            | ynamic Range     | 60 dB                                |
|              | Scan Mode        | Progressive                          |
| Electro      | onic Exposure    | Up to 510:1 (for selected fps)       |
|              | Pixel Size       | 6.0 μm x 6.0 μm                      |
|              | Dark Current     | 40 mV/s                              |
|              | Well Capacity    | 26 Ke <sup>-</sup>                   |
| Fixed        | Pattern Noise    | < 0.03% of V <sub>PEAK-TO-PEAK</sub> |
|              | Image Area       | 3984 μm x 2952 μm                    |
| Packag       | e Dimensions     | 5345 μm x 5265 μm                    |
| 1            |                  |                                      |

 a. I/O power should be 2.45V or higher when using the internal regulator for Core (1.8V); otherwise, it is necessary to provide an external 1.8V for the Core power supply

#### Figure 1 OV7725 Pinout (Top View)



© 2007 OmniVision Technologies, Inc. Version 1.1, March 30, 2007 VarioPixel, OmniVision, and the OmniVision logo are registered trademarks of OmniVision Technologies, Inc. OmniPixel2 and CameraChip are trademarks of OmniVision Technologies, Inc.

These specifications are subject to change without notice.

### **Functional Description**

Figure 2 shows the functional block diagram of the OV7725 image sensor. The OV7725 includes:

- Image Sensor Array (total array of 656 x 488 pixels, with active pixels 640 x 480 in YUV mode)
- Analog Signal Processor
- A/D Converters
- Test Pattern Generator
- Digital Signal Processor (DSP)
- Image Scaler
- Timing Generator
- Digital Video Port
- SCCB Interface



note 1 DSP\* (lens shading correction, de-noise, white/black pixel correction, auto white balance, etc.)

7725CSP\_DS\_002

#### Image Sensor Array

The OV7725 sensor has an image array of  $656 \times 488$  pixels for a total of 320,128 pixels, of which  $640 \times 480$  pixels are active (307,200 pixels). Figure 3 shows a cross-section of the image sensor array.

#### Figure 3 Image Sensor Array



## **Timing Generator**

In general, the timing generator controls the following functions:

- Array control and frame generation
- Internal timing signal generation and distribution
- Frame rate timing
- Automatic Exposure Control (AEC)
- External timing outputs (VSYNC, HREF/HSYNC, and PCLK)

### **Analog Signal Processor**

This block performs all analog image functions including:

- Automatic Gain Control (AGC)
- Automatic White Balance (AWB)

### A/D Converters

After the Analog Processing block, the bayer pattern Raw signal is fed to a 10-bit analog-to-digital (A/D) converter shared by G and BR channels. This A/D converter operates at speeds up to 12 MHz and is fully synchronous to the pixel rate (actual conversion rate is related to the frame rate).

In addition to the A/D conversion, this block also has the following functions:

- Digital Black-Level Calibration (BLC)
- Optional U/V channel delay
- Additional A/D range controls

In general, the combination of the A/D Range Multiplier and A/D Range Control sets the A/D range and maximum value to allow the user to adjust the final image brightness as a function of the individual application.

#### **Test Pattern Generator**

The Test Pattern Generator features the following:

- 8-bar color bar pattern
- Shift "1" in output pin

# **Digital Signal Processor (DSP)**

This block controls the interpolation from Raw data to RGB and some image quality control.

- Edge enhancement (a two-dimensional high pass filter)
- Color space converter (can change Raw data to RGB or YUV/YCbCr)
- RGB matrix to eliminate color cross talk
- Hue and saturation control
- Programmable gamma control
- Transfer 10-bit data to 8-bit

#### **Image Scaler**

This block controls all output and data formatting required prior to sending the image out. This block scales YUV/RGB output from VGA to CIF and almost any size under CIF.

### **Digital Video Port**

Register bits COM2[1:0] increase  $I_{OL}/I_{OH}$  drive current and can be adjusted as a function of the customer's loading.

### **SCCB** Interface

The Serial Camera Control Bus (SCCB) interface controls the CAMERACHIP sensor operation. Refer to *OmniVision Technologies Serial Camera Control Bus (SCCB) Specification* for detailed usage of the serial control port.



# **Pin Description**

## Table 1Pin Description

| Pin Number | Name            | Pin Type               | Function/Description                                              |
|------------|-----------------|------------------------|-------------------------------------------------------------------|
| A1         | ADVDD           | Power                  | ADC power supply                                                  |
| A2         | RSTB            | Input                  | System reset input, active low                                    |
| A3         | VREFH           | Reference              | Reference voltage - connect to ground using a 0.1 µF capacitor    |
| A4         | FSIN            | Input                  | Frame synchronize input                                           |
| A5         | SCL             | Input                  | SCCB serial interface clock input                                 |
| A6         | D0 <sup>a</sup> | Output                 | Data output bit[0]                                                |
| B1         | ADGND           | Power                  | ADC ground                                                        |
| B2         | VREFN           | Reference              | Reference voltage - connect to ground using a 0.1 µF capacitor    |
| B3         | AVDD            | Power                  | Analog power supply                                               |
| B4         | AGND            | Power                  | Analog ground                                                     |
| B5         | SDA             | I/O                    | SCCB serial interface data I/O                                    |
| B6         | HREF            | Output                 | HREF output                                                       |
| C1         | PWDN            | Input (0) <sup>b</sup> | Power Down Mode Selection<br>0: Normal mode<br>1: Power down mode |
| C6         | VSYNC           | Output                 | Vertical sync output                                              |
| D1         | D5              | Output                 | Data output bit[5]                                                |
| D6         | D4              | Output                 | Data output bit[4]                                                |
| E1         | D7              | Output                 | Data output bit[7]                                                |
| E2         | D1              | Output                 | Data output bit[1]                                                |
| E3         | DVDD            | Power                  | Power supply (+1.8 VDC) for digital logic core                    |
| E4         | PCLK            | Output                 | Pixel clock output                                                |
| E5         | DOVDD           | Power                  | Digital power supply for I/O (1.7V $\sim$ 3.3V)                   |
| E6         | D6              | Output                 | Data output bit[6]                                                |
| F1         | D9 <sup>c</sup> | Output                 | Data output bit[9]                                                |
| F2         | D3              | Output                 | Data output bit[3]                                                |
| F3         | XCLK            | Input                  | System clock input                                                |
| F4         | DOGND           | Power                  | Digital ground                                                    |
| F5         | D2              | Output                 | Data output bit[2]                                                |
| F6         | D8              | Output                 | Data output bit[8]                                                |

a. D[9:0] for 10-bit Raw RGB data (D[9] MSB, D[0] LSB)

b. Input (0) represents an internal pull-down resistor.

c. D[9:2] for 8-bit YUV or RGB565/RGB555 (D[9] MSB, D[2] LSB)

# **Electrical Characteristics**

#### **Operating Conditions** Table 2

| Parameter                        | Min   | Мах    |
|----------------------------------|-------|--------|
| Operating temperature            | -20°C | +70°C  |
| Storage temperature <sup>a</sup> | -40°C | +125°C |

Exceeding the stresses listed may permanently damage the device. This is a stress rating only and functional operation a. of the sensor at these and any other condition above those indicated in this specification is not implied. Exposure to absolute maximum rating conditions for any extended period may affect reliability.

#### Table 3 **Absolute Maximum Ratings**

| Ambient Storage Temperature                        | -40°C to +95°C     |                                                  |
|----------------------------------------------------|--------------------|--------------------------------------------------|
|                                                    | V <sub>DD-A</sub>  | 4.5 V                                            |
| Supply Voltages (with respect to Ground)           | V <sub>DD-C</sub>  | 3V                                               |
|                                                    | V <sub>DD-IO</sub> | 4.5 V                                            |
| All Input/Output Voltages (with respect to Ground) |                    | - <mark>0.3</mark> V to V <sub>DD-IO</sub> +0.5V |
| Lead-free Temperature, Surface-mount process       | 245°C              |                                                  |

NOTE: Exceeding the Absolute Maximum ratings shown above invalidates all AC and DC electrical specifications and may result in permanent device damage.

#### Table 4 DC Characteristics (-20°C < T<sub>A</sub> < 70°C)

| Symbol                | Parameter                        | Condition                 | Min                      | Тур                 | Мах                      | Unit |
|-----------------------|----------------------------------|---------------------------|--------------------------|---------------------|--------------------------|------|
| V <sub>DD-A</sub>     | DC supply voltage – analog       |                           | 3.0                      | 3.3                 | 3.6                      | V    |
| V <sub>DD-C</sub>     | DC supply voltage – digital core | -                         | 1.62                     | 1.8                 | 1.98                     | V    |
| V <sub>DD-IO</sub>    | DC supply voltage – I/O          | Z                         | 2.5                      | -                   | 3.3                      | V    |
| I <sub>DDA</sub>      | Active (operating) current       | See Note <sup>a</sup>     |                          | 10 + 8 <sup>b</sup> |                          | mA   |
| I <sub>DDS-SCCB</sub> | Standby current                  | See Note <sup>c</sup>     |                          | 1                   |                          | mA   |
| I <sub>DDS-PWDN</sub> | Standby current                  | See Note                  |                          | 10                  | 20                       | μA   |
| V <sub>IH</sub>       | Input voltage HIGH               | CMOS                      | 0.7 x V <sub>DD-IO</sub> |                     |                          | V    |
| V <sub>IL</sub>       | Input voltage LOW                |                           |                          |                     | 0.3 x V <sub>DD-IO</sub> | V    |
| V <sub>OH</sub>       | Output voltage HIGH              | CMOS                      | 0.9 x V <sub>DD-IO</sub> |                     |                          | V    |
| V <sub>OL</sub>       | Output voltage LOW               |                           |                          |                     | 0.1 x V <sub>DD-IO</sub> | V    |
| I <sub>OH</sub>       | Output current HIGH              | See Note <sup>d</sup>     | 8                        |                     |                          | mA   |
| I <sub>OL</sub>       | Output current LOW               |                           | 15                       |                     |                          | mA   |
| ۱ <sub>L</sub>        | Input/Output leakage             | GND to V <sub>DD-IO</sub> |                          |                     | ± 1                      | μA   |

At 25°C,  $V_{DD-A}$  = 3.3V,  $V_{DD-C}$  = 1.8V,  $V_{DD-IO}$  = 3.3V а.

 $I_{DDA} = \sum \{I_{DD-IO} + I_{DD-C} + I_{DD-A}\}, f_{CLK} = 24MHz at 30 fps YUV output, no I/O loading$ 

 $I_{DD-C}$  = 10mA,  $I_{DD-A}$  = 8mA, without loading b.

c.

At 25°C,  $V_{DD-A}$  = 3.3V,  $V_{DD-C}$  = 1.8V,  $V_{DD-IO}$  = 3.3V I<sub>DDS-SCCB</sub> refers to a SCCB-initiated Standby, while I<sub>DDS-PWDN</sub> refers to a PWDN pin-initiated Standby

Standard Output Loading = 25pF, 1.2KΩ d.

#### Symbol Min Unit Parameter Тур Max **Functional Characteristics** A/D Differential non-linearity <u>+</u> 1/2 LSB A/D Integral non-linearity <u>+</u> 1 LSB AGC 30 dB Range Red/Blue adjustment range 12 dB Inputs (PWDN, CLK, RESET#) Input clock frequency 10 24 48 MHz f<sub>CLK</sub> 42 100 t<sub>CLK</sub> Input clock period 21 ns Clock duty cycle 45 50 55 % t<sub>CLK:DC</sub> Setting time after software/hardware reset 1 ms t<sub>S:RESET</sub> Settling time for register change (10 frames required) 300 ms t<sub>S:REG</sub> SCCB Timing (see Figure 4) 400 Clock frequency KHz f<sub>SCL</sub> Clock low period 1.3 μs tLOW 600 Clock high period ns t<sub>HIGH</sub> 100 t<sub>AA</sub> SCL low to data out valid 900 ns Bus free time before new START 1.3 t<sub>BUF</sub> μs START condition hold time 600 t<sub>HD:STA</sub> ns START condition setup time 600 t<sub>SU:STA</sub> ns Data in hold time 0 μs t<sub>HD:DAT</sub> Data in setup time 100 ns t<sub>SU:DAT</sub> STOP condition setup time 600 t<sub>SU:STO</sub> ns SCCB rise/fall times 300 t<sub>R</sub>, t<sub>F</sub> ns Data out hold time 50 ns t<sub>DH</sub> Outputs (VSYNC, HREF, PCLK, and D[9:0] (see Figure 5, Figure 6, Figure 7, and Figure 8) $PCLK[\downarrow]$ to data out Valid t<sub>PDV</sub> 5 ns 15 D[9:0] setup time t<sub>SU</sub> ns D[9:0] Hold time 8 ns t<sub>HD</sub> $PCLK[\downarrow]$ to $HREF[\uparrow]$ 0 5 ns t<sub>PHH</sub> $PCLK[\downarrow]$ to $HREF[\downarrow]$ 0 5 ns t<sub>PHL</sub> V<sub>DD-C</sub> = 1.8V, V<sub>DD-A</sub> = 3.3V, V<sub>DD-IO</sub> = 3.3V • V<sub>DD</sub>: • Rise/Fall Times: I/O: 5ns. Maximum AC SCCB: 300ns, Maximum **Conditions:** • Input Capacitance: 10pf • Output Loading: 25pF, $1.2K\Omega$ to 3.3V• f<sub>CLK</sub>: 24MHz

#### Table 5Functional and AC Characteristics ( $-20^{\circ}C < T_A < 70^{\circ}C$ )

# **Timing Specifications**

#### t<sub>HIGH</sub> t<sub>F</sub> τR SCL tSU:STO L<sup>t</sup>LOW > \_<sup>t</sup>HD:STA L<sup>t</sup>SU:DAT \$ SDA (IN) <sup>t</sup>SU:STA \_<sup>t</sup>AA L<sup>t</sup>HD:DAT 1 )) SDA (OUT) \$ \_⁺<sub>DH</sub> 7725CSP\_DS\_004 Figure 5 **Horizontal Timing** \_<sup>t</sup>PCLK PCLK <sup>t</sup>PHL <sup>t</sup>PHL HREF (row data) \_<sup>t</sup>SU \_<sup>t</sup>PDV D[9:0] last byte last byte zero first byte LtHD 7725CSP\_DS\_005

## Figure 4 SCCB Timing Diagram



Proprietary to OmniVision Technologies, Inc.

Version 1.1, March 30, 2007









Proprietary to OmniVision Technologies, Inc.

## Figure 11 RGB 444 Output Timing Diagram



# **Register Set**

Table 6 provides a list and description of the Device Control registers contained in the OV7725. For all register Enable/Disable bits, ENABLE = 1 and DISABLE = 0. The device slave addresses are 42 for write and 43 for read.

|                  | Device Control Register List (Cheet 1 of 15) |                  |     |                                                                                                                                                                      |  |  |
|------------------|----------------------------------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Address<br>(Hex) | Register<br>Name                             | Default<br>(Hex) | R/W | Description                                                                                                                                                          |  |  |
| 00               | GAIN                                         | 00               | RW  | AGC – Gain control gain setting<br>Bit[7:0]: AGC[7:0]<br>• Range: [00] to [FF]                                                                                       |  |  |
| 01               | BLUE                                         | 80               | RW  | AWB – Blue channel gain setting <ul> <li>Range: [00] to [FF]</li> </ul>                                                                                              |  |  |
| 02               | RED                                          | 80               | RW  | AWB – Red channel gain setting <ul> <li>Range: [00] to [FF]</li> </ul>                                                                                               |  |  |
| 03               | GREEN                                        | 00               | RW  | AWB – Green channel gain setting <ul> <li>Range: [00] to [FF]</li> </ul>                                                                                             |  |  |
| 04               | RSVD                                         | XX               | -   | Reserved                                                                                                                                                             |  |  |
| 05               | BAVG                                         | 00               | RW  | U/B Average Level<br>Automatically updated based on chip output format                                                                                               |  |  |
| 06               | GAVG                                         | 00               | RW  | Y/Gb Average Level<br>Automatically updated based on chip output format                                                                                              |  |  |
| 07               | RAVG                                         | 00               | RW  | V/R Average Level<br>Automatically updated based on chip output format                                                                                               |  |  |
| 08               | AECH                                         | 00               | RW  | Exposure Value – AEC MSBs<br>Bit[7:0]: AEC[15:8] (see register AEC for AEC[7:0]}<br>Automatically updated based on chip output format                                |  |  |
| 09               | COM2                                         | 01               | RW  | Common Control 2<br>Bit[7:5]: Reserved<br>Bit[4]: Soft sleep mode<br>Bit[3:2]: Reserved<br>Bit[1:0]: Output drive capability<br>00: 1x<br>01: 2x<br>10: 3x<br>11: 4x |  |  |
| 0A               | PID                                          | 77               | R   | Product ID Number MSB (Read only)                                                                                                                                    |  |  |
| 0B               | VER                                          | 21               | R   | Product ID Number LSB (Read only)                                                                                                                                    |  |  |

### Table 6 Device Control Register List (Sheet 1 of 13)



# Table 6 Device Control Register List (Sheet 2 of 13)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|------------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0C               | COM3             | 10               | RW  | Common Control 3<br>Bit[7]: Vertical flip image ON/OFF selection<br>Bit[6]: Horizontal mirror image ON/OFF selection<br>Bit[5]: Swap B/R output sequence in RGB output mode<br>Bit[4]: Swap Y/UV output sequence in YUV output mode<br>Bit[3]: Swap output MSB/LSB<br>Bit[2]: Tri-state option for output clock at power-down period<br>0: Tri-state at this period<br>1: No tri-state at this period<br>Bit[1]: Tri-state option for output data at power-down period<br>0: Tri-state at this period<br>Bit[1]: Tri-state at this period<br>1: No tri-state at this period<br>Bit[0]: Sensor color bar test pattern output enable                                      |
| OD               | COM4             | 41               | RW  | Common Control 4<br>Bit[7:6]: PLL frequency control<br>00: Bypass PLL<br>01: PLL 4x<br>10: PLL 6x<br>11: PLL 8x<br>Bit[5:4]: AEC evaluate window<br>00: Full window<br>01: 1/2 window<br>10: 1/4 window<br>11: Low 2/3 window<br>Bit[3:0]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0E               | COM5             | 01               | RW  | Common Control 5<br>Bit[7]: Auto frame rate control ON/OFF selection (night mode)<br>Bit[6]: Auto frame rate control speed selection<br>Bit[5:4]: Auto frame rate max rate control<br>00: No reduction of frame rate<br>01: Max reduction to 1/2 frame rate<br>10: Max reduction to 1/4 frame rate<br>11: Max reduction to 1/8 frame rate<br>Bit[3:2]: Auto frame rate active point control<br>00: Not allowed<br>01: Add frame when AGC reaches 4x gain<br>10: Add frame when AGC reaches 8x gain<br>11: Add frame when AGC reaches 16x gain<br>Bit[1]: Reserved<br>Bit[0]: AEC max step control<br>0: AEC increase step has limit<br>1: No limit to AEC increase step |
| 0F               | COM6             | 43               | RW  | Common Control 6<br>Bit[7:1]: Reserved<br>Bit[0]: Auto window setting ON/OFF selection when format<br>changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

# Table 6Device Control Register List (Sheet 3 of 13)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|------------------|------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 10               | AEC              | 40               | RW  | Exposure Value<br>Bit[7:0]: AEC[7:0] (see register AECH for AEC[15:8])                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 11               | CLKRC            | 80               | RW  | Internal Clock<br>Bit[7]: Reserved<br>Bit[6]: Use external clock directly (no clock pre-scale<br>available)<br>Bit[5:0]: Internal clock pre-scalar<br>F(internal clock) = F(input clock)/(Bit[5:0]+1)/2<br>• Range: [0 0000] to [1 1111]                                                                                                                                                                                                                        |  |  |
| 12               | COM7             | 00               | RW  | Common Control 7<br>Bit[7]: SCCB Register Reset<br>0: No change<br>1: Resets all registers to default values<br>Bit[6]: Resolution selection<br>0: VGA<br>1: QVGA<br>Bit[5]: BT.656 protocol ON/OFF selection<br>Bit[4]: Sensor RAW<br>Bit[3:2]: RGB output format control<br>00: GBR4:2:2<br>01: RGB565<br>10: RGB555<br>11: RGB444<br>Bit[1:0]: Output format control<br>00: YUV<br>01: Processed Bayer RAW<br>10: RGB<br>11: Bayer RAW                       |  |  |
| 13               | COM8             | 8F               | RW  | Common Control 8         Bit[7]:       Enable fast AGC/AEC algorithm         Bit[6]:       AEC - Step size limit         0:       Step size is limited to vertical blank         1:       Unlimited step size         Bit[5]:       Banding filter ON/OFF         Bit[4]:       Enable AEC below banding value         Bit[3]:       Fine AEC ON/OFF control         Bit[2]:       AGC Enable         Bit[1]:       AWB Enable         Bit[0]:       AEC Enable |  |  |

# Table 6 Device Control Register List (Sheet 4 of 13)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex)      | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------|------------------|-----------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14               | COM9             | 4A                    | RW  | Common Control 9<br>Bit[7]: Histogram or average based AEC/AGC selection<br>Bit[6:4]: Automatic Gain Ceiling - maximum AGC value<br>000: 2x<br>001: 4x<br>010: 8x<br>011: 16x<br>100: 32x<br>101 Not allowed<br>110: Not allowed<br>111: Not allowed<br>Bit[3]: Reserved<br>Bit[2]: Drop VSYNC output of corrupt frame<br>Bit[1]: Drop HREF output of corrupt frame<br>Bit[0]: Reserved                                                                                            |
| 15               | COM10            | 00                    | RW  | Common Control 10<br>Bit[7]: Output negative data<br>Bit[6]: HREF changes to HSYNC<br>Bit[5]: PCLK output option<br>0: Free running PCLK<br>1: PCLK does not toggle during horizontal blank<br>Bit[4]: PCLK reverse<br>Bit[3]: HREF reverse<br>Bit[2]: VSYNC option<br>0: VSYNC changes on falling edge of PCLK<br>1: VSYNC changes on rising edge of PCLK<br>Bit[1]: VSYNC negative<br>Bit[0]: Output data range selection<br>0: Full range<br>1: Data from [10] to [F0] (8 MSBs) |
| 16               | REG16            | 00                    | RW  | Register 16<br>Bit[7]: Bit shift test pattern options<br>Bit[6:0]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                        |
| 17               | HSTART           | 23 (VGA)<br>3F (QVGA) | RW  | Horizontal Frame (HREF column) Start 8 MSBs (2 LSBs are at HREF[5:4])                                                                                                                                                                                                                                                                                                                                                                                                              |
| 18               | HSIZE            | A0 (VGA)<br>50 (QVGA) | RW  | Horizontal Sensor Size (2 LSBs are at HREF[1:0])                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 19               | VSTRT            | 07 (VGA)<br>03 (QVGA) | RW  | Vertical Frame (row) Start 8 MSBs (1 LSB is at HREF[6])                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1A               | VSIZE            | F0 (VGA)<br>78 (QVGA) | RW  | Vertical Sensor Size (1 LSB is at HREF[2])                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1B               | PSHFT            | 40                    | RW  | <ul> <li>Data Format - Pixel Delay Select (delays timing of the D[9:0] data relative to HREF in pixel units)</li> <li>Range: [00] (no delay) to [FF] (256 pixel delay which accounts for whole array)</li> </ul>                                                                                                                                                                                                                                                                   |

# Table 6Device Control Register List (Sheet 5 of 13)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex)      | R/W | Description                                                                                                                                                                                                                                       |
|------------------|------------------|-----------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1C               | MIDH             | 7F                    | R   | Manufacturer ID Byte – High (Read only = 0x7F)                                                                                                                                                                                                    |
| 1D               | MIDL             | A2                    | R   | Manufacturer ID Byte – Low (Read only = 0xA2)                                                                                                                                                                                                     |
| 1E               | RSVD             | XX                    | -   | Reserved                                                                                                                                                                                                                                          |
| 1F               | LAEC             | 00                    | RW  | Fine AEC Value - defines exposure value less than one row period                                                                                                                                                                                  |
| 20               | COM11            | 10                    | RW  | Common Control 11<br>Bit[7:2]: Reserved<br>Bit[1]: Single frame ON/OFF selection<br>Bit[0]: Single frame transfer trigger                                                                                                                         |
| 21               | RSVD             | XX                    | -   | Reserved                                                                                                                                                                                                                                          |
| 22               | BDBase           | FF                    | RW  | Banding Filter Minimum AEC Value                                                                                                                                                                                                                  |
| 23               | BDMStep          | 01                    | RW  | Banding Filter Maximum Step                                                                                                                                                                                                                       |
| 24               | AEW              | 75                    | RW  | AGC/AEC - Stable Operating Region (Upper Limit)                                                                                                                                                                                                   |
| 25               | AEB              | 63                    | RW  | AGC/AEC - Stable Operating Region (Lower Limit)                                                                                                                                                                                                   |
| 26               | VPT              | D4                    | RW  | AGC/AEC Fast Mode Operating Region<br>Bit[7:4]: High nibble of upper limit of fast mode control zone<br>Bit[3:0]: High nibble of lower limit of fast mode control zone                                                                            |
| 27               | RSVD             | XX                    | -   | Reserved                                                                                                                                                                                                                                          |
| 28               | REG28            | 00                    | RW  | Register 28<br>Bit[7:1]: Reserved<br>Bit[0]: Selection on the number of dummy rows, N                                                                                                                                                             |
| 29               | HOutSize         | A0 (VGA)<br>50 (QVGA) | RW  | Horizontal Data Output Size MSBs (2 LSBs at register EXHCH[1:0])                                                                                                                                                                                  |
| 2A               | EXHCH            | 00                    | RW  | Dummy Pixel Insert MSB         Bit[7:4]:       4 MSB for dummy pixel insert in horizontal direction         Bit[3]:       Reserved         Bit[2]:       Vertical data output size LSB         Bit[1:0]:       Horizontal data output size 2 LSBs |
| 2B               | EXHCL            | 00                    | RW  | Dummy Pixel Insert LSB<br>8 LSB for dummy pixel insert in horizontal direction                                                                                                                                                                    |
| 2C               | VOutSize         | F0 (VGA)<br>78 (QVGA) | RW  | Vertical Data Output Size MSBs (LSB at register EXHCH[2])                                                                                                                                                                                         |
| 2D               | ADVFL            | 00                    | RW  | LSB of Insert Dummy Rows in Vertical Sync (1 bit equals 1 row)                                                                                                                                                                                    |
| 2E               | ADVFH            | 00                    | RW  | MSB of Insert Dummy Rows in Vertical Sync                                                                                                                                                                                                         |
| 2F               | YAVE             | 00                    | RW  | Y/G Channel Average Value                                                                                                                                                                                                                         |
| 30               | LumHTh           | 80                    | RW  | Histogram AEC/AGC Luminance High Level Threshold                                                                                                                                                                                                  |
| 31               | LumLTh           | 60                    | RW  | Histogram AEC/AGC Luminance Low Level Threshold                                                                                                                                                                                                   |



# Table 6Device Control Register List (Sheet 6 of 13)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------|------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32               | HREF             | 00               | RW  | Image Start and Size Control         Bit[7]:       Mirror image edge alignment         Bit[6]:       Vertical HREF window start control LSB         Bit[5:4]:       Horizontal HREF window start control LSBs         Bit[3]:       Data output bit shift test pattern ON/OFF control         Bit[2]:       Vertical sensor size LSB         Bit[1:0]:       Horizontal sensor size 2 LSBs                           |
| 33               | DM_LNL           | 00               | RW  | Dummy Row Low 8 Bits                                                                                                                                                                                                                                                                                                                                                                                                 |
| 34               | DM_LNH           | 00               | RW  | Dummy Row High 8 Bits                                                                                                                                                                                                                                                                                                                                                                                                |
| 35               | ADoff_B          | 80               | RW  | AD Offset Compensation Value for B Channel                                                                                                                                                                                                                                                                                                                                                                           |
| 36               | ADoff_R          | 80               | RW  | AD Offset Compensation Value for R Channel                                                                                                                                                                                                                                                                                                                                                                           |
| 37               | ADoff_Gb         | 80               | RW  | AD Offset Compensation Value for Gb Channel                                                                                                                                                                                                                                                                                                                                                                          |
| 38               | ADoff_Gr         | 80               | RW  | AD Offset Compensation Value for Gr Channel                                                                                                                                                                                                                                                                                                                                                                          |
| 39               | Off_B            | 80               | RW  | Analog Process B Channel Offset Compensation Value                                                                                                                                                                                                                                                                                                                                                                   |
| 3A               | Off_R            | 80               | RW  | Analog Process R Channel Offset Compensation Value                                                                                                                                                                                                                                                                                                                                                                   |
| 3B               | Off_Gb           | 80               | RW  | Analog Process Gb Channel Offset Compensation Value                                                                                                                                                                                                                                                                                                                                                                  |
| 3C               | Off_Gr           | 80               | RW  | Analog Process Gr Channel Offset Compensation Value                                                                                                                                                                                                                                                                                                                                                                  |
| 3D               | COM12            | 80               | RW  | Common Control 12<br>Bit[7:6]: Reserved<br>Bit[5:0]: DC offset compensation for analog process                                                                                                                                                                                                                                                                                                                       |
| 3E               | COM13            | E2               | RW  | Common Control 13<br>Bit[7]: BLC enable<br>Bit[6]: ADC channel BLC ON/OFF control<br>Bit[5]: Analog processing channel BLC ON/OFF control<br>Bit[4:3]: Reserved<br>Bit[2]: ABLC gain trigger enable<br>Bit[1:0]: Reserved                                                                                                                                                                                            |
| 3F               | COM14            | 1F               | RW  | Edge Enhancement Adjustment<br>Bit[7:4]: Reserved<br>Bit[3:2]: AD offset compensation option<br>x0: Use R/Gr channel value for B/Gb<br>01: Use B/Gb channel value for R/Gr<br>11: Use B/Gb/R/Gr channel value independently<br>Bit[1:0]: Analog processing offset compensation option<br>x0: Use R/Gr channel value for B/Gb<br>01: Use B/Gb channel value for R/Gr<br>11: Use B/Gb/R/Gr channel value independently |

# Table 6Device Control Register List (Sheet 7 of 13)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|------------------|------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 40               | COM15            | C0               | RW  | Common Control 15<br>Bit[7:4]: Reserved<br>Bit[3]: AD add 128 bit offset<br>Bit[2:0]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 41               | COM16            | 08               | RW  | Common Control 16<br>Bit[7:2]: Reserved<br>Bit[1:0]: BLC target 2 LSBs                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 42               | TGT_B            | 80               | RW  | BLC Blue Channel Target Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 43               | TGT_R            | 80               | RW  | BLC Red Channel Target Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 44               | TGT_Gb           | 80               | RW  | BLC Gb Channel Target Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 45               | TGT_Gr           | 80               | RW  | BLC Gr Channel Target Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 46               | LC_CTR           | 00               | RW  | Lens Correction Control<br>Bit[7:3]: Reserved<br>Bit[2]: Lens correction control select<br>0: R, G, and B channel compensation coefficient is<br>set by registers LC_COEF (0x49)<br>1: R, G, and B channel compensation coefficient is<br>set by registers LC_COEFB (0x4B), LC_COEF<br>(0x49), and LC_COEFB (0x4C), respectively<br>Bit[1]: Reserved<br>Bit[0]: Lens correction enable<br>0: Disable<br>1: Enable<br>X Coordinate of Lens Correction Center Relative to Array Center<br>Bit[7]: Sign bit |  |  |
| 47               | LC_XC            | 00               | RW  | Bit[7]: Sign bit<br>0: Positive<br>1: Negative<br>Bit[6:0]: X coordinate of lens correction center relative to array<br>center                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 48               | LC_YC            | 00               | RW  | Y Coordinate of Lens Correction Center Relative to Array Center<br>Bit[7]: Sign bit<br>0: Positive<br>1: Negative<br>Bit[6:0]: Y coordinate of lens correction center relative to array<br>center                                                                                                                                                                                                                                                                                                        |  |  |
| 49               | LC_COEF          | 50               | RW  | Lens Correction Coefficient<br>G channel compensation coefficient when LC_CTR[2] (0x46) is 1<br>R, G, and B channel compensation coefficient when LC_CTR[2] is 0                                                                                                                                                                                                                                                                                                                                         |  |  |
| 4A               | LC_RADI          | 30               | RW  | Lens Correction Radius – radius of the circular section where no compensation applies                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 4B               | LC_COEFB         | 50               | RW  | Lens Correction B Channel Compensation Coefficient<br>(effective only when LC_CTR[2] is high)                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |



# Table 6 Device Control Register List (Sheet 8 of 13)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                             |  |  |
|------------------|------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 4C               | LC_COEFR         | 50               | RW  | Lens Correction R Channel Compensation Coefficient<br>(effective only when LC_CTR[2] is high)                                                                                           |  |  |
| 4D               | FixGain          | 00               | RW  | Analog Fix Gain Amplifier<br>Bit[7:6]: Gb channel fixed gain<br>Bit[5:4]: Gr channel fixed gain<br>Bit[3:2]: B channel fixed gain<br>Bit[1:0]: R channel fixed gain                     |  |  |
| 4E               | AREF0            | EF               | RW  | Sensor Reference Control <ul> <li>Range: [00] to [FF]</li> </ul>                                                                                                                        |  |  |
| 4F               | AREF1            | 10               | RW  | Sensor Reference Current Control<br>Bit[7:4]: Sensor reference current control<br>Bit[3]: Internal regulator ON/OFF selection<br>Bit[2]: Reserved<br>Bit[1:0]: Analog reference control |  |  |
| 50               | AREF2            | 60               | RW  | Analog Reference Control <ul> <li>Range: [00] to [FF]</li> </ul>                                                                                                                        |  |  |
| 51               | AREF3            | 00               | RW  | ADC Reference Control <ul> <li>Range: [00] to [FF]</li> </ul>                                                                                                                           |  |  |
| 52               | AREF4            | 00               | RW  | ADC Reference Control <ul> <li>Range: [00] to [FF]</li> </ul>                                                                                                                           |  |  |
| 53               | AREF5            | 24               | RW  | ADC Reference Control <ul> <li>Range: [00] to [FF]</li> </ul>                                                                                                                           |  |  |
| 54               | AREF6            | 7A               | RW  | Analog Reference Control <ul> <li>Range: [00] to [FF]</li> </ul>                                                                                                                        |  |  |
| 55               | AREF7            | FC               | RW  | Analog Reference Control <ul> <li>Range: [00] to [FF]</li> </ul>                                                                                                                        |  |  |
| 56-5F            | RSVD             | XX               | -   | Reserved                                                                                                                                                                                |  |  |
| 60               | UFix             | 80               | RW  | U Channel Fixed Value Output                                                                                                                                                            |  |  |
| 61               | VFix             | 80               | RW  | V Channel Fixed Value Output                                                                                                                                                            |  |  |
| 62               | AWBb_blk         | FF               | RW  | AWB Option for Advanced AWB                                                                                                                                                             |  |  |
| 63               | AWB_Ctrl0        | F0               | RW  | AWB Control Byte 0         Bit[7]:       AWB gain enable         Bit[6]:       AWB calculate enable         Bit[5]:       Reserved         Bit[4:0]:       WBC threshold 2              |  |  |

# Table 6Device Control Register List (Sheet 9 of 13)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|------------------|------------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 64               | DSP_Ctrl1        | 1F               | RW  | DSP Control Byte 1         Bit[7]:       FIFO enable/disable selection         Bit[6]:       UV adjust function ON/OFF selection         Bit[5]:       SDE enable         Bit[4]:       Color matrix ON/OFF selection         Bit[3]:       Interpolation ON/OFF selection         Bit[2]:       Gamma function ON/OFF selection         Bit[1]:       Black defect auto correction ON/OFF         Bit[0]:       White defect auto correction ON/OFF |  |  |
| 65               | DSP_Ctrl2        | 00               | RW  | DSP Control Byte 2<br>Bit[7:4]: Reserved<br>Bit[3]: Vertical DCW enable<br>Bit[2]: Horizontal DCW enable<br>Bit[1]: Vertical zoom out enable<br>Bit[0]: Horizontal zoom out enable                                                                                                                                                                                                                                                                   |  |  |
| 66               | DSP_Ctrl3        | 10               | RW  | DSP Control Byte 3<br>Bit[7]: UV output sequence option<br>Bit[6]: Reserved<br>Bit[5]: DSP color bar ON/OFF selection<br>Bit[4]: Reserved<br>Bit[3]: FIFO power down ON/OFF selection<br>Bit[2]: Scaling module power down control 1<br>Bit[1]: Scaling module power down control 2<br>Bit[0]: Interpolation module power down control                                                                                                               |  |  |
| 67               | DSP_Ctrl4        | 00               | RW  | DSP Control Byte 4<br>Bit[7:3]: Reserved<br>Bit[2]: AEC selection<br>0: Before gamma<br>1: After gamma<br>Bit[1:0]: Output selection<br>00: YUV or RGB<br>01: YUV or RGB<br>10: RAW8<br>11: RAW10                                                                                                                                                                                                                                                    |  |  |
| 68               | AWB_bias         | 00               | RW  | AWB BLC Level Clip                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 69               | AWBCtrl1         | 5C               | RW  | AWB Control 1<br>Bit[7:4]: Reserved<br>Bit[3]: G gain enable<br>0: AWB adjusts R and G gain<br>1: AWB adjusts R, G, and B gain<br>Bit[2]: Max color gain<br>0: Max color gain is 2x<br>1: Max color gain is 4x<br>Bit[1:0]: Reserved                                                                                                                                                                                                                 |  |  |



# Table 6 Device Control Register List (Sheet 10 of 13)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                  |  |  |
|------------------|------------------|------------------|-----|------------------------------------------------------------------------------|--|--|
| 6A               | AWBCtrl2         | 11               | RW  | AWB Control 2                                                                |  |  |
| 6B               | AWBCtrl3         | A2               | RW  | AWB Control 3<br>Bit[7]: AWB mode select<br>0: Advanced AWB<br>1: Simple AWB |  |  |
| 6C               | AWBCtrl4         | 01               | RW  | AWB Control 4                                                                |  |  |
| 6D               | AWBCtrl5         | 50               | RW  | AWB Control 5                                                                |  |  |
| 6E               | AWBCtrl6         | 80               | RW  | AWB Control 6                                                                |  |  |
| 6F               | AWBCtrl7         | 80               | RW  | AWB Control 7                                                                |  |  |
| 70               | AWBCtrl8         | 0F               | RW  | AWB Control 8                                                                |  |  |
| 71               | AWBCtrl9         | 00               | RW  | AWB Control 9                                                                |  |  |
| 72               | AWBCtrl10        | 00               | RW  | AWB Control 10                                                               |  |  |
| 73               | AWBCtrl11        | 0F               | RW  | AWB Control 11                                                               |  |  |
| 74               | AWBCtrl12        | 0F               | RW  | AWB Control 12                                                               |  |  |
| 75               | AWBCtrl13        | FF               | RW  | AWB Control 13                                                               |  |  |
| 76               | AWBCtrl14        | FF               | RW  | AWB Control 14                                                               |  |  |
| 77               | AWBCtrl15        | FF               | RW  | AWB Control 15                                                               |  |  |
| 78               | AWBCtrl16        | 10               | RW  | AWB Control 16                                                               |  |  |
| 79               | AWBCtrl17        | 70               | RW  | AWB Control 17                                                               |  |  |
| 7A               | AWBCtrl18        | 70               | RW  | AWB Control 18                                                               |  |  |
| 7B               | AWBCtrl19        | F0               | RW  | AWB R Gain Range                                                             |  |  |
| 7C               | AWBCtrl20        | F0               | RW  | AWB G Gain Range                                                             |  |  |
| 7D               | AWBCtrl21        | F0               | RW  | AWB B Gain Range                                                             |  |  |
| 7E               | GAM1             | 0E               | RW  | Gamma Curve 1st Segment Input End Point 0x04 Output Value                    |  |  |
| 7F               | GAM2             | 1A               | RW  | Gamma Curve 2nd Segment Input End Point 0x08 Output Value                    |  |  |
| 80               | GAM3             | 31               | RW  | Gamma Curve 3rd Segment Input End Point 0x10 Output Value                    |  |  |
| 81               | GAM4             | 5A               | RW  | Gamma Curve 4th Segment Input End Point 0x20 Output Value                    |  |  |
| 82               | GAM5             | 69               | RW  | Gamma Curve 5th Segment Input End Point 0x28 Output Value                    |  |  |
| 83               | GAM6             | 75               | RW  | Gamma Curve 6th Segment Input End Point 0x30 Output Value                    |  |  |
| 84               | GAM7             | 7E               | RW  | Gamma Curve 7th Segment Input End Point 0x38 Output Value                    |  |  |
| 85               | GAM8             | 88               | RW  | Gamma Curve 8th Segment Input End Point 0x40 Output Value                    |  |  |
| 86               | GAM9             | 8F               | RW  | Gamma Curve 9th Segment Input End Point 0x48 Output Value                    |  |  |
| 87               | GAM10            | 96               | RW  | Gamma Curve 10th Segment Input End Point 0x50 Output Value                   |  |  |

# Table 6Device Control Register List (Sheet 11 of 13)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                        |  |  |
|------------------|------------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 88               | GAM11            | A3               | RW  | Gamma Curve 11th Segment Input End Point 0x60 Output Value                                                                                                                                                         |  |  |
| 89               | GAM12            | AF               | RW  | Gamma Curve 12th Segment Input End Point 0x70 Output Value                                                                                                                                                         |  |  |
| 8A               | GAM13            | C4               | RW  | Gamma Curve 13th Segment Input End Point 0x90 Output Value                                                                                                                                                         |  |  |
| 8B               | GAM14            | D7               | RW  | Gamma Curve 14th Segment Input End Point 0xB0 Output Value                                                                                                                                                         |  |  |
| 8C               | GAM15            | E8               | RW  | Gamma Curve 15th Segment Input End Point 0xD0 Output Value                                                                                                                                                         |  |  |
| 8D               | SLOP             | 20               | RW  | Gamma Curve Highest Segment Slope - calculated as follows:<br>SLOP[7:0] = (0x100 - GAM15[7:0]) × 4/3                                                                                                               |  |  |
| 8E               | DNSTh            | 00               | RW  | De-noise Threshold                                                                                                                                                                                                 |  |  |
| 8F               | EDGE0            | 00               | RW  | Sharpness (Edge Enhancement) Control 0<br>Bit[7:5]: Reserved<br>Bit[4:0]: Sharpness (edge enhancement) strength control                                                                                            |  |  |
| 90               | EDGE1            | 08               | RW  | Sharpness (Edge Enhancement) Control 1<br>Bit[7:4]: Reserved<br>Bit[3:0]: Sharpness (edge enhancement) threshold detection                                                                                         |  |  |
| 91               | DNSOff           | 10               | RW  | Auto De-noise Threshold Control                                                                                                                                                                                    |  |  |
| 92               | EDGE2            | 1F               | RW  | Sharpness (Edge Enhancement) Strength Upper Limit                                                                                                                                                                  |  |  |
| 93               | EDGE3            | 01               | RW  | Sharpness (Edge Enhancement) Strength Lower Limit                                                                                                                                                                  |  |  |
| 94               | MTX1             | 2C               | RW  | Matrix Coefficient 1                                                                                                                                                                                               |  |  |
| 95               | MTX2             | 24               | RW  | Matrix Coefficient 2                                                                                                                                                                                               |  |  |
| 96               | MTX3             | 08               | RW  | Matrix Coefficient 3                                                                                                                                                                                               |  |  |
| 97               | MTX4             | 14               | RW  | Matrix Coefficient 4                                                                                                                                                                                               |  |  |
| 98               | MTX5             | 24               | RW  | Matrix Coefficient 5                                                                                                                                                                                               |  |  |
| 99               | MTX6             | 38               | RW  | Matrix Coefficient 6                                                                                                                                                                                               |  |  |
| 9A               | MTX_Ctrl         | 9E               | RW  | Matrix ControlBit[7]:Matrix double ON/OFF selectionBit[6]:ReservedBit[5]:Sign bit for MTX6Bit[4]:Sign bit for MTX5Bit[3]:Sign bit for MTX4Bit[2]:Sign bit for MTX3Bit[1]:Sign bit for MTX2Bit[0]:Sign bit for MTX1 |  |  |
| 9B               | BRIGHT           | 00               | RW  | Brightness Control                                                                                                                                                                                                 |  |  |
| 9C               | CNST             | 40               | RW  | Contrast Gain<br>Gain × 0x20                                                                                                                                                                                       |  |  |
| 9D               | RSVD             | XX               | _   | Reserved                                                                                                                                                                                                           |  |  |



# Table 6 Device Control Register List (Sheet 12 of 13)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|------------------|------------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 9E               | UVADJ0           | 11               | RW  | Auto UV Adjust Control 0<br>Bit[7:4]: Auto UV adjust offset control 4 LSBs<br>Bit[3:0]: Auto UV adjust threshold control                                                                                                                                                                                                                                                      |  |  |
| 9F               | UVADJ1           | 02               | RW  | Auto UV Adjust Control 1         Bit[7:3]:       Auto UV adjust value         Bit[2]:       Reserved         Bit[1]:       Auto UV adjust stop control         Bit[0]:       Auto UV adjust offset control MSB                                                                                                                                                                |  |  |
| AO               | SCAL0            | 00               | RW  | DCW Ratio Control<br>Bit[7:4]: Reserved<br>Bit[3:2]: Vertical down sampling select<br>00: Bypass<br>01: 1/2 vertical down sampling<br>10: 1/4 vertical down sampling<br>11: 1/8 vertical down sampling<br>Bit[1:0]: Horizontal down sampling select<br>00: Bypass<br>01: 1/2 horizontal down sampling<br>10: 1/4 horizontal down sampling<br>11: 1/8 horizontal down sampling |  |  |
| A1               | SCAL1            | 40               | RW  | Horizontal Zoom Out Control<br>Horizontal zoom ratio = $\frac{0x40}{SCAL1[7:0]}$                                                                                                                                                                                                                                                                                              |  |  |
| A2               | SCAL2            | 40               | RW  | Vertical Zoom Out Control<br>Vertical zoom ratio = $\frac{0x40}{SCAL2[7:0]}$                                                                                                                                                                                                                                                                                                  |  |  |
| A3               | FIFOdlyM         | 06               | RW  | FIFO Manual Mode Delay Control                                                                                                                                                                                                                                                                                                                                                |  |  |
| A4               | FIFOdlyA         | 00               | RW  | FIFO Auto Mode Delay Control                                                                                                                                                                                                                                                                                                                                                  |  |  |
| A5               | RSVD             | XX               | -   | Reserved                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| A6               | SDE              | 00               | RW  | Special Digital Effect ControlBit[7]:ReservedBit[6]:Negative image enableBit[5]:Gray scale image enableBit[4]:V fixed value enableBit[3]:U fixed value enableBit[2]:Contrast/Brightness enableBit[1]:Saturation enableBit[0]:Hue enable                                                                                                                                       |  |  |
| A7               | USAT             | 40               | RW  | U Component Saturation Gain<br>Gain × 0x40                                                                                                                                                                                                                                                                                                                                    |  |  |

# Table 6Device Control Register List (Sheet 13 of 13)

| Address<br>(Hex)                                                                                                        | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                     |  |
|-------------------------------------------------------------------------------------------------------------------------|------------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A8                                                                                                                      | VSAT             | 40               | RW  | V Component Saturation Gain<br>Gain × 0x40                                                                                                                                                                                                                                                                                                                                                      |  |
| A9                                                                                                                      | HUECOS           | 80               | RW  | Cosine value × 0x80                                                                                                                                                                                                                                                                                                                                                                             |  |
| AA                                                                                                                      | HUESIN           | 80               | RW  | Sine value × 0x80                                                                                                                                                                                                                                                                                                                                                                               |  |
| AB                                                                                                                      | SIGN             | 06               | RW  | Sign Bit for Hue and Brightness<br>Bit[7:4]: Reserved<br>Bit[3]: Brightness sign bit<br>Bit[2]: Reserved<br>Bit[1]: Sign bit for HueSin (in Cr' equation)<br>Bit[0]: Sign bit for HueSin (in Cb' equation)                                                                                                                                                                                      |  |
| AC                                                                                                                      | DSPAuto          | FF               | RW  | DSP Auto Function ON/OFF Control<br>Bit[7]: AWB auto threshold control<br>Bit[6]: De-noise auto threshold control<br>Bit[5]: Sharpness (edge enhancement) auto strength control<br>Bit[4]: UV adjust auto slope control<br>Bit[3]: Auto scaling factor control (register SCAL0 (0xA0))<br>Bit[2]: Auto scaling factor control (registers SCAL1 (0xA1 and<br>SCAL2 (0xA2))<br>Bit[1:0]: Reserved |  |
| NOTE: All other registers are factory-reserved. Please contact OmniVision Technologies for reference register settings. |                  |                  |     |                                                                                                                                                                                                                                                                                                                                                                                                 |  |



### Package Specifications

The OV7725 uses a 28-ball Chip Scale Package 2 (CSP2). Refer to Figure 12 for package information, Table 7 for package dimensions and Figure 13 for the array center on the chip.



**Note:** For OVT devices that are lead-free, all part marking letters are lower case. Underlining the last digit of the lot number indicates CSP2 is used.

#### Figure 12 OV7725-CSP2 Package Specifications







7725CSP\_DS\_012



| Parameter                             | Symbol | Minimum | Nominal | Maximum | Unit |
|---------------------------------------|--------|---------|---------|---------|------|
| Package body dimension X              | А      | 5320    | 5345    | 5370    | μm   |
| Package body dimension Y              | В      | 5240    | 5265    | 5290    | μm   |
| Package height                        | С      | 845     | 905     | 965     | μm   |
| Ball height                           | C1     | 150     | 180     | 210     | μm   |
| Package body thickness                | C2     | 680     | 725     | 770     | μm   |
| Cover glass thickness                 | C3     | 375     | 400     | 425     | μm   |
| Airgap between cover glass and sensor | C4     | 30      | 45      | 60      | μm   |
| Ball diameter                         | D      | 320     | 350     | 380     | μm   |
| Total pin count                       | Ν      |         | 28      |         |      |
| Pin count X-axis                      | N1     |         | 6       |         |      |
| Pin count Y-axis                      | N2     |         | 6       |         |      |
| Pins pitch X-axis                     | J1     |         | 800     |         | μm   |
| Pins pitch Y-axis                     | J2     |         | 750     |         | μm   |
| Edge-to-pin center distance analog X  | S1     | 643     | 673     | 703     | μm   |
| Edge-to-pin center distance analog Y  | S2     | 728     | 758     | 788     | μm   |

Version 1.1, March 30, 2007

#### **Sensor Array Center**





## top view

- **note1** this drawing is not to scale and is for reference only.
- **note2** as most optical assemblies invert and mirror the image, the chip is typically mounted with pins A1 to A6 oriented down on the PCB.

7725CSP\_DS\_013

# **Chief Ray Angle**



# Figure 14 OV7725 Chief Ray Angle

## **IR Reflow Ramp Rate Requirements**

### **OV7725 Lead-Free Packaged Devices**



**Note:** For OVT devices that are lead-free, all part marking letters are lower case





#### Table 8 Reflow Conditions

| Condition                            | Exposure                               |
|--------------------------------------|----------------------------------------|
| Average ramp-up rate (30°C to 217°C) | Less than 3°C per second               |
| > 100°C                              | Between 330 - 600 seconds              |
| > 150°C                              | At least 210 seconds                   |
| > 217°C                              | At least 30 seconds (30 ~ 120 seconds) |
| Peak temperature                     | 245°C                                  |
| Cool-down rate (peak to 50°C)        | Less than 6°C per second               |
| Time from 30°C to 245°C              | No greater than 390 seconds            |

# Note:

- All information shown herein is current as of the revision and publication date. Please refer to the OmniVision web site (<u>http://www.ovt.com</u>) to obtain the current versions of all documentation.
- OmniVision Technologies, Inc. reserves the right to make changes to their products or to discontinue any product or service without further notice (It is advisable to obtain current product documentation prior to placing orders).
- Reproduction of information in OmniVision product documentation and specifications is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. In such cases, OmniVision is not responsible or liable for any information reproduced.
- This document is provided with no warranties whatsoever, including any warranty of merchantability, non-infringement, fitness for any particular purpose, or any warranty otherwise arising out of any proposal, specification or sample. Furthermore, OmniVision Technologies, Inc. disclaims all liability, including liability for infringement of any proprietary rights, relating to use of information in this document. No license, expressed or implied, by estoppels or otherwise, to any intellectual property rights is granted herein.
- 'OmniVision', 'VarioPixel' and the OmniVision logo are registered trademarks of OmniVision Technologies, Inc. 'OmniPixel2' and 'CameraChip' are trademarks of OmniVision Technologies, Inc. All other trade, product or service names referenced in this release may be trademarks or registered trademarks of their respective holders. Third-party brands, names, and trademarks are the property of their respective owners.

For further information, please feel free to contact OmniVision at info@ovt.com.

OmniVision Technologies, Inc. 1341 Orleans Drive Sunnyvale, CA USA (408) 542-3000



# **REVISION CHANGE LIST**

**Document Title:** OV7725 Datasheet

Version: 1.0

# **DESCRIPTION OF CHANGES**

• Initial Release



# **REVISION CHANGE LIST**

**Document Title:** 

OV7725 (CSP2) Datasheet

Version: 1.1

# **DESCRIPTION OF CHANGES**

The following changes were made to version 1.1:

- In Table 6 on page 11, deleted "(see GREEN[7:6] (0x03) for AGC [9:8])" from register description
- In Table 6 on page 11, changed name, default value, R/W status and description of register 0x04 to "RSVD", "XX", "–", and "Reserved", respectively
- In Table 6 on page 11, changed default value of register VER (0x0B) from "20" to "21"
- In Table 6 on page 12, changed default value of register COM3 (0x0C) from "00" to "10"
- In Table 6 on page 12, changed default value of register COM4 (0x0D) from "00" to "41"
- In Table 6 on page 13, changed description of register bits COM7[5:4] (0x12) from:
  - Bit[5]: ITU656 protocol ON/OFF selection
  - Bit[4]: Reserved
  - to:
  - Bit[5]: BT.656 protocol ON/OFF selection
  - Bit[4]: Sensor RAW
- In Table 6 on page 14, changed description of register bits COM9[6:4] (0x14) from:

Bit[6:4]: Automatic Gain Ceiling - maximum AGC value

- 000: 2x 001: 4x 010: 8x 011: 16x 100: 32x 101 64x 110: 128x
- 111: Not allowed

to:

- Bit[6:4]: Automatic Gain Ceiling maximum AGC value
  - 000: 2x
  - 001: 4x
  - 010: 8x
  - 011: 16x
  - 100: 32x
  - 101 Not allowed
  - 110: Not allowed
  - 111: Not allowed
- In Table 6 on page 14, changed name, default value, and R/W status of register 0x16 from "RSVD", "XX", and "–" to "REG16", "00", and "RW", respectively



• In Table 6 on page 14, changed description of register 0x16 from "Reserved" to:

Register 16

Bit[7]: Bit shift test pattern options

Bit[6:0]: Reserved

- In Table 6 on page 14, changed description of register 0x17 from "Horizontal Sensor Size" to "Horizontal Frame (HREF column) Start 8 MSBs (2 LSBs are at HREF[5:4])"
- In Table 6 on page 14, changed description of register 0x18 from "Horizontal Frame (HREF column) end high 8-bit (low 2 bits are at HREF[1:0])" to "Horizontal Sensor Size (2 LSBs are at HREF[1:0])"
- In Table 6 on page 14, changed description of register 0x19 from "Vertical Frame (row) start high 8-bit (low 1 bit is at HREF[6])" to "Vertical Frame (row) Start 8 MSBs (1 LSB is at HREF[6])"
- In Table 6 on page 14, changed description of register 0x1A from "Vertical Sensor Size" to "Vertical Sensor Size (1 LSB is at HREF[2])"
- In Table 6 on page 15, changed default value of register COM11 (0x20) from "04" to "10"
- In Table 6 on page 15, changed name, default value, and R/W of register 0x28 from "RSVD", "XX", and "–" to "REG28", "00", and "RW", respectively
- In Table 6 on page 15, changed description of register 0x28 from "Reserved" to: Register 28

Bit[7:1]: Reserved

Bit[0]: Selection on the number of dummy rows, N

- In Table 6 on page 16, changed default value of register HREF (0x32) from "80" to "00"
- In Table 6 on page 16, changed description of register DM\_LNL (0x33) from "Dummy Line Low 8 Bits" to "Dummy Row Low 8 Bits"
- In Table 6 on page 16, changed description of register DM\_LNH (0x34) from "Dummy Line High 8 Bits" to "Dummy Row High 8 Bits"
- In Table 6 on page 16, changed default value of register COM13 (0x3E) from "F3" to "E2"
- In Table 6 on page 16, changed description of register COM13 (0x3E) from:

Common Control 13

 Bit[7]:
 Analog processing channel BLC ON/OFF control

 Bit[6]:
 ADC channel BLC ON/OFF control

 Bit[5:0]:
 Reserved

to:

Common Control 13

- Bit[7]: BLC enable Bit[6]: ADC channel BLC ON/OFF control
- Bit[5]: Analog processing channel BLC ON/OFF control
- Bit[4:3]: Reserved
- Bit[2]: ABLC gain trigger enable
- Bit[1:0]: Reserved



- In Table 6 on page 17, changed names of registers 0x46, 0x47, 0x48, 0x49, 0x4A, and 0x4B from "LCC0", "LCC1", "LCC2", "LCC3", "LCC4", and "LCC5" to "LC\_CTR", "LC\_XC", "LC\_YC", "LC\_COEF", "LC\_RADI", and "LC\_COEFB"
- In Table 6 on page 17, changed description of register 0x47 from "Lens Correction Option 1 – X Coordinate of Lens Correction Center Relative to Array Center" to:

X Coordinate of Lens Correction Center Relative to Array Center

- Bit[7]: Sign bit
  - 0: Positive
  - 1: Negative
- Bit[6:0]: X coordinate of lens correction center relative to array center
- In Table 6 on page 17, changed description of register 0x48 from "Lens Correction Option 2 – Y Coordinate of Lens Correction Center Relative to Array Center" to:

Y Coordinate of Lens Correction Center Relative to Array Center

- Bit[7]: Sign bit
  - 0: Positive
  - 1: Negative

Bit[6:0]: Y coordinate of lens correction center relative to array center

- In Table 6 on page 17, changed description of register 0x49 from "Lens Correction Option 3" to "Lens Correction Coefficient"
- In Table 6 on page 17, changed description of register 0x4A from "Lens Correction Option 4 radius ..." to "Lens Correction Radius radius ..."
- In Table 6 on page 17, changed description of register 0x4B from "Lens Correction Option 5 (effective ..." to "Lens Correction B Channel Compensation Coefficient (effective ..."
- In Table 6 on page 18, changed name of register 0x4C from "LCC6" to "LC\_COEFR"
- In Table 6 on page 18, changed description of register 0x4C from "Lens Correction Option 6 (effective ..." to "Lens Correction R Channel Compensation Coefficient (effective ..."
- In Table 6 on page 18, changed default value of register AREF0 (0x4E) from "F0" to "EF"
- In Table 6 on page 18, changed default value of register AREF2 (0x50) from "30" to "60"
- In Table 6 on page 18, changed default value of register AREF6 (0x54) from "3A" to "7A"
- In Table 6 on page 19, changed description of register bit DSP\_Ctrl1[5] (0x64) from "YUV444 to 422 UV channel option selection" to "SDE enable"
- In Table 6 on page 19, changed description of register bits DSP\_Ctrl2[3:0] (0x65) from: Bit[3:0]: Scaling control

to:

- Bit[3]: Vertical DCW enable
- Bit[2]: Horizontal DCW enable
- Bit[1]: Vertical zoom out enable
- Bit[0]: Horizontal zoom out enable



• In Table 6 on page 19, changed description of register DSP\_Ctrl4 (0x67) from: DSP Control Byte 4

to:

DSP Control Byte 4

- Bit[7:3]: Reserved
- Bit[2]: AEC selection
  - 0: Before gamma
  - 1: After gamma
- Bit[1:0]: Output selection
  - 00: YUV or RGB 01: YUV or RGB
  - 10: RAW8
  - 11: RAW10
- In Table 6 on page 20, changed description of register AWBCtrl1 (0x69) from:
  - AWB Control 1

to:

#### AWB Control 1

- Bit[7:4]: Reserved
- Bit[3]: G gain enable
  - 0: AWB adjusts R and G gain
  - 1: AWB adjusts R, G, and B gain
- Bit[2]: Max color gain
  - 0: Max color gain is 2x
  - 1: Max color gain is 4x
- Bit[1]: Reserved
- Bit[0]: AWB mode select
  - 0: Advanced AWB mode
  - 1: Normal AWB mode
- In Table 6 on page 21, changed description of register EDGE0 (0x8F) from:
  - Edge Enhancement Control 0
    - Bit[7:5]: Reserved
    - Bit[4:0]: Edge enhancement strength control

to

- Sharpness (Edge Enhancement) Control 0
  - Bit[7:5]: Reserved
  - Bit[4:0]: Sharpness (edge enhancement) strength control
- In Table 6 on page 21, changed description of register EDGE1 (0x90) from:

Edge Enhancement Control 1

- Bit[7:4]: Reserved
- Bit[3:0]: Edge enhancement threshold control

to:

Sharpness (Edge Enhancement) Control 1

- Bit[7:4]: Reserved
- Bit[3:0]: Sharpness (edge enhancement) threshold detection
- In Table 6 on page 21, changed description of register 0x92 from "Edge Enhancement Strength Low Point Control" to "Sharpness (Edge Enhancement) Strength Upper Limit"



- In Table 6 on page 21, changed description of register 0x93 from "Edge Enhancement Strength High Point Control" to "Sharpness (Edge Enhancement) Strength Lower Limit"
- In Table 6 on page 22, added "gain  $\times$  0x20" to description of register CNST (0x9C)
- In Table 6 on page 22, changed name, default value, R/W status and description of register 0x9D to "RSVD", "XX", "-", and "Reserved", respectively
- In Table 6 on page 22, changed description of register SCAL0 (0xA0) from "Scaling Control 0" to:

DCW Ratio Control

- Bit[7:4]: Reserved
- Bit[3:2]: Vertical down sampling select
  - 00: Bypass
  - 01: 1/2 vertical down sampling
  - 10: 1/4 vertical down sampling
  - 11: 1/8 vertical down sampling

Bit[1:0]: Horizontal down sampling select

- 00: Bypass
- 01: 1/2 horizontal down sampling
- 10: 1/4 horizontal down sampling
- 11: 1/8 horizontal down sampling
- In Table 6 on page 22, changed description of register SCAL1 (0xA1) from "Scaling Control 1 for horizontal scaling control" to:

Horizontal Zoom Out Control

Horizontal zoom ratio =  $\frac{0x40}{SCAL1[7:0]}$ 

• In Table 6 on page 22, changed description of register SCAL2 (0xA2) from "Scaling Control 2 – for vertical scaling control" to:

Vertical Zoom Out Control

Vertical zoom ratio =  $\frac{0x40}{SCAL2[7:0]}$ 

• In Table 6 on page 23, changed description of register SDE (0xA6) from "Special Digital Effect Control" to:

Special Digital Effect Control

- Bit[7]: Reserved
- Bit[6]: Negative image enable
- Bit[5]: Gray scale image enable
- Bit[4]: V fixed value enable
- Bit[3]: U fixed value enable
- Bit[2]: Contrast/Brightness enable
- Bit[1]: Saturation enable
- Bit[0]: Hue enable
- In Table 6 on page 23, added "gain × 0x40" to description of registers USAT (0xA7) and VSAT (0xA8)



- In Table 6 on page 23, changed name of register 0xA9 from "HUE0" to "HUECOS"
- In Table 6 on page 23, changed name of register 0xAA from "HUE1" to "HUESIN"
- In Table 6 on page 23, changed description of register 0xA9 from "Hue Control 0" to "Cosine value × 0x80"
- In Table 6 on page 23, changed description of register 0xAA from "Hue Control 1" to "Sine value × 0x80"
- In Table 6 on page 23, changed description of register SIGN (0xAB) from:

Sign Bit for Hue and Contrast

Bit[7:4]: Reserved Bit[3:2]: Contrast sign bit Bit[1:0]: Hue sign bit

to:

Sign Bit for Hue and Brightness

- Bit[7:4]: Reserved
- Bit[3]: Brightness sign bit
- Bit[2]: Reserved
- Bit[1]: Sign bit for HueSin (in Cr' equation)
- Bit[0]: Sign bit for HueSin (in Cb' equation)
- In Table 6 on page 23, changed description of register bit DSPAuto[5] (0xAC) from "Edge enhancement auto strength control" to "Sharpness (edge enhancement) auto strength control"
- In Figure 12 on page 24, changed underlined 'w' in the drawing and in the notes



# **REVISION CHANGE LIST**

**Document Title:** 

OV7725 (CSP2) Datasheet

Version: 1.2

# **DESCRIPTION OF CHANGES**

The following changes were made to version 1.1:

- Under Key Specifications on page 1, changed Sensitivity from "TBD" to| "3.0 V/(Lux • sec)"
- Under Key Specifications on page 1, changed S/N Ratio from "TBD" to "50 dB"
- Under Key Specifications on page 1, changed Dynamic Range from "TBD" to "60 dB"
- Under Key Specifications on page 1, changed Dark Current from "TBD" to "40 mV/s"
- Under Key Specifications on page 1, changed Well Capacity from "TBD" to "26 Ke-"
- In Table 6 on page 11, changed description of register bits COM2[3:2] (0x09) to "Reserved"
- In Table 6 on page 12, changed description of register bits COM5[3:2] (0x0E) from: Bit[3:2]: Auto frame rate active point control
  - 00: Add frame when AGC reaches 2x gain
  - 01: Add frame when AGC reaches 4x gain
  - 10: Add frame when AGC reaches 8x gain
  - 11: Add frame when AGC reaches 16x gain

to:

- Bit[3:2]: Auto frame rate active point control
  - 00: Not allowed
  - 01: Add frame when AGC reaches 4x gain
  - 10: Add frame when AGC reaches 8x gain
  - 11: Add frame when AGC reaches 16x gain