











TCA9802

ZHCSG41A - MARCH 2017 - REVISED MARCH 2017

# TCA9802 电平转换 I<sup>2</sup>C 总线缓冲器/中继器

## 特性

- 双通道双向缓冲器
- 在 B 侧集成了电流源,不需要外部 B 侧电阻器
- 超低功耗
- 无静态电压偏移,低 Vol
- 与 I<sup>2</sup>C 总线和 SMBus 兼容
- 在 A 侧上,工作电源电压范围为 0.8V 至 3.6V
- 在 B 侧上,工作电源电压范围为 1.65V 至 3.6V
- 高电平有效中继器使能输入
- A 侧断电高阻抗  $I^2C$  总线引脚
- 断电反射功率保护 I<sup>2</sup>C 总线引脚
- 支持时钟拉伸和多主仲裁
- 0.5mA 至 3mA 的电流源选项系列

## 2 应用范围

- 服务器
- 路由器(路由设备)
- 工业设备
- 个人计算机
- 功耗敏感型 应用

#### 3 说明

TCA9802 是一款适用于 I<sup>2</sup>C 总线和 SMBus/PMBus 系 统的双通道双向缓冲器。它在低电压(低至 0.8V)和 较高电压(1.65V至3.6V)之间提供双向电平转换。 TCA9802 在器件 B 侧 具有 一个内部电流源,因而 B 侧不需要外部上拉电阻器。该电流源还提供改进的上升 时间和超低功耗。

TCA9802 能够在不使用静态电压偏移或增量偏移的情 况下提供真正的缓冲(而不是 pass-FET 解决方案)。 这意味着 TCA9802 的 A 侧和 B 侧上的 Vol 极低(约 为 0.2V), 有助于消除由于固定的 V<sub>II</sub> 阈值导致的通 信问题。TCA9802 的另一个重要特性是没有电源定序 要求或电源依赖性。V<sub>CCA</sub> 可以大于、小于或等于 V<sub>CCB</sub>。这使得系统设计人员可以灵活地使用 TCA9802。

TCA9802 是由四种器件组成的产品系列中的一部分, 每种器件有不同的电流源强度(请参见器件比较表)。

#### 器件信息(1)

|         | HH 11 1H 76. |                 |
|---------|--------------|-----------------|
| 器件型号    | 封装           | 封装尺寸 (标称值)      |
| TCA9802 | VSSOP (8)    | 3.00mm × 3.00mm |

(1) 要了解所有可用封装,请参见数据表末尾的可订购产品附录。

## 器件比较

| 器件型号    | I <sub>cs</sub> :电流源值(典型<br>值) |
|---------|--------------------------------|
| TCA9800 | 0.54mA                         |
| TCA9801 | 1.1mA                          |
| TCA9802 | 2.2mA                          |
| TCA9803 | 3.3mA                          |

#### 简化电路原理图





|                       |                                                                                                                                                                                                                                                                                                | 目录 |                                                 |  |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------------------------------------------------|--|
| 1<br>2<br>3<br>4<br>5 | 特性                                                                                                                                                                                                                                                                                             | 10 | 9.2 Functional Block Diagram                    |  |
| 6<br>7                | Pin Configuration and Functions                                                                                                                                                                                                                                                                | 11 | Power Supply Recommendations                    |  |
| 8                     | 7.1 Absolute Maximum Ratings 4   7.2 ESD Ratings 4   7.3 Recommended Operating Conditions 4   7.4 Thermal Information 4   7.5 Electrical Characteristics 5   7.6 Timing Requirements 6   7.7 Switching Characteristics 6   7.8 Typical Characteristics 7   Parameter Measurement Information 9 | 13 | 12.1 Layout Guidelines                          |  |
| 9                     | Detailed Description                                                                                                                                                                                                                                                                           | 14 | 13.6 Glossary<br>机械、封装和可订购信息                    |  |
|                       | 9.1 Overview                                                                                                                                                                                                                                                                                   |    | D = 1/2   - 4 - 4 - 4 - 4 - 4 - 4 - 4 - 4 - 4 - |  |

## 4 修订历史记录

| Changes from Original (March 2017) to Revision A                         | Page |
|--------------------------------------------------------------------------|------|
| Updated I <sub>CS</sub> typical values in <i>Device Comparison Table</i> | 3    |



## 5 Device Comparison Table

| Part Number | I <sub>CS</sub> : Current Source Value (Typical) |
|-------------|--------------------------------------------------|
| TCA9800     | 0.54 mA                                          |
| TCA9801     | 1.1 mA                                           |
| TCA9802     | 2.2 mA                                           |
| TCA9803     | 3.3 mA                                           |

# **6 Pin Configuration and Functions**





#### **Pin Functions**

| PIN |      | TYPE   | DESCRIPTION                                                                                                                             |  |  |  |
|-----|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NO. | NAME | ITPE   | DESCRIPTION                                                                                                                             |  |  |  |
| 1   | VCCA | Supply | A-side supply voltage (0.8 V to 3.6 V)                                                                                                  |  |  |  |
| 2   | SCLA | I/O    | Serial clock bus, A-side. Connect to V <sub>CCA</sub> through a pull-up resistor, even if unused                                        |  |  |  |
| 3   | SDAA | I/O    | Serial data bus, A-side. Connect to V <sub>CCA</sub> through a pull-up resistor, even if unused                                         |  |  |  |
| 4   | GND  | _      | Ground                                                                                                                                  |  |  |  |
| 5   | EN   | I      | Active-high repeater enable input, referenced to V <sub>CCA</sub>                                                                       |  |  |  |
| 6   | SDAB | I/O    | Serial data bus, B-side. Do NOT connect to $V_{\text{CCB}}$ through a pull-up resistor for proper operation. If unused, leave floating  |  |  |  |
| 7   | SCLB | I/O    | Serial clock bus, B-side. Do NOT connect to $V_{\text{CCB}}$ through a pull-up resistor for proper operation. If unused, leave floating |  |  |  |
| 8   | VCCB | Supply | B-side and device supply voltage (1.65 V to 3.6 V)                                                                                      |  |  |  |



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                |                                                   | MIN  | MAX | UNIT |
|--------------------------------|---------------------------------------------------|------|-----|------|
| V <sub>CCA</sub>               | Supply voltage on A-side                          | -0.5 | 4   | V    |
| V <sub>CCB</sub>               | Supply voltage on B-side                          | -0.5 | 4   | ٧    |
| V <sub>EN</sub>                | Enable input voltage                              | -0.5 | 4   | ٧    |
| V <sub>I/O</sub>               | I <sup>2</sup> C bus voltage                      | -0.5 | 4   | V    |
| I <sub>OL</sub>                | Maximum SDAA, SCLA I <sub>OL</sub> current        |      | 20  | mA   |
|                                | Input clamp current (SDAB/SCLB)                   |      | -20 | mA   |
| I <sub>IK</sub>                | Input clamp current (EN, VCCA, VCCB, SDAA, SCLA)  |      | -20 | mA   |
| 1                              | Output clamp current (SDAB/SCLB)                  |      | -20 | mA   |
| lok                            | Output clamp current (EN, VCCA, VCCB, SDAA, SCLA) |      | -20 | mA   |
| Operating junction temperature | T <sub>J</sub>                                    |      | 130 | °C   |
| Storage temperature            | T <sub>stg</sub>                                  | -60  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                                       |                                                                                          | VALUE | UNIT |
|---------------------------------------|------------------------------------------------------------------------------------------|-------|------|
| V Floatrootatio diag                  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> Electrostatic disc | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                |            | MIN  | MAX | UNIT |
|------------------|--------------------------------|------------|------|-----|------|
| T <sub>A</sub>   | Operating free-air temperature |            | -40  | 125 | °C   |
| $V_{CCA}$        | Supply voltage                 |            | 0.8  | 3.6 | V    |
| $V_{CCB}$        | Supply voltage                 |            | 1.65 | 3.6 | V    |
|                  |                                | SDAA, SCLA | 0    | 3.6 |      |
| V <sub>I/O</sub> | Input-output voltage           | SDAB, SCLB | 0    | 3.6 | V    |
|                  | EN                             |            | 0    | 3.6 |      |

#### 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | TCA9802     |      |
|-------------------------------|----------------------------------------------|-------------|------|
|                               |                                              | DGK (VSSOP) | UNIT |
|                               |                                              | 8 PINS      |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 174.1       | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 85          | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 104.4       | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 18.3        | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 102.8       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 7.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                       |                                                                                                                                                                                                     | TEST CONDITIONS                                                       | MIN                    | TYP <sup>(1)</sup> | MAX                    | UNIT |
|------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------|--------------------|------------------------|------|
| OUTPUT C         | CHARACTERISTICS                                 |                                                                                                                                                                                                     |                                                                       |                        |                    |                        |      |
|                  |                                                 | SDAA, SCLA                                                                                                                                                                                          | I <sub>OL</sub> = 6 mA, V <sub>ILB</sub> = 0 V                        |                        | 0.04               | 0.13                   |      |
| V <sub>OL</sub>  | Low-level output voltage                        | SDAB, SCLB                                                                                                                                                                                          | $V_{IA} = 0 \text{ V}$                                                |                        | 0.22               | 0.26                   | V    |
| EXT-I (2)        | Allowed input leakage current of I <sub>C</sub> |                                                                                                                                                                                                     | SDAB, SCLB                                                            | 0                      | 0.22               | 200                    | μΑ   |
| EXT-0 (2)        | Allowed output leakage current of I             |                                                                                                                                                                                                     | SDAB, SCLB                                                            | 0                      |                    | 200                    | μA   |
| I <sub>cs</sub>  | Current source value                            | CS                                                                                                                                                                                                  | 027.0, 0020                                                           |                        | 2.2                | 200                    | mA   |
| ics              | Current source tolerance                        |                                                                                                                                                                                                     |                                                                       | -25                    | 2.2                | 25                     | %    |
| INPLIT CH        | ARACTERISTICS                                   |                                                                                                                                                                                                     |                                                                       | 20                     |                    | 20                     | 70   |
| R <sub>EN</sub>  | Enable pin pull-up                              |                                                                                                                                                                                                     |                                                                       | 150                    | 250                | 450                    | kΩ   |
| NEN              | Litable pili puli-up                            |                                                                                                                                                                                                     | SDAA, SCLA                                                            | 0.7 × V <sub>CCA</sub> | 230                | V <sub>CCA</sub>       | K12  |
| V <sub>IH</sub>  | High-level input voltage                        |                                                                                                                                                                                                     | SDAB, SCLB <sup>(3)</sup>                                             | 0.7 × V <sub>CCB</sub> |                    | V <sub>CCB</sub>       | V    |
|                  |                                                 |                                                                                                                                                                                                     | EN                                                                    | 0.7 × V <sub>CCA</sub> |                    | V <sub>CCA</sub>       |      |
|                  |                                                 |                                                                                                                                                                                                     | SDAA, SCLA                                                            | 0                      |                    | 0.3 × V <sub>CCA</sub> |      |
| $V_{IL}$         | Low-level input voltage                         |                                                                                                                                                                                                     | SDAB, SCLB <sup>(4)</sup> (3)                                         | 0                      |                    | 0.3 × V <sub>CCB</sub> | V    |
|                  |                                                 |                                                                                                                                                                                                     | EN                                                                    | 0                      |                    | 0.3 × V <sub>CCA</sub> |      |
| I <sub>ILC</sub> | Low-level input current contention              |                                                                                                                                                                                                     | SDAB, SCLB <sup>(4)</sup>                                             | 800                    |                    |                        | μΑ   |
| R <sub>ILC</sub> | Low-level allowed pull-down resista             | ance                                                                                                                                                                                                | SDAB, SCLB <sup>(3)</sup>                                             |                        |                    | 150                    | Ω    |
| C <sub>BUS</sub> | Bus capacitance limit                           |                                                                                                                                                                                                     | SDAB, SCLB <sup>(5)</sup>                                             | 0                      |                    | 400                    | pF   |
| DC CHARA         | ACTERISTICS                                     |                                                                                                                                                                                                     |                                                                       |                        |                    |                        |      |
|                  |                                                 | V <sub>CCA</sub>                                                                                                                                                                                    | V <sub>CCA</sub> rising and falling; V <sub>CCB</sub> = 1.65 or 3.6 V | 0.3                    | 0.55               | 0.8                    |      |
| JVLO             | Under-voltage lock out                          | .,                                                                                                                                                                                                  | V <sub>CCB</sub> rising; V <sub>CCA</sub> = 0.8 or 3.6 V              | 1.3                    | 1.51               | 1.6                    | V    |
|                  |                                                 | V <sub>CCB</sub>                                                                                                                                                                                    | V <sub>CCB</sub> falling; V <sub>CCA</sub> = 0.8 or 3.6 V             | 1.2                    | 1.4                | 1.6                    |      |
|                  |                                                 | SDAA = SCLA =                                                                                                                                                                                       | V <sub>CCA</sub> = 0.8 V                                              |                        | 0.1                | 7                      |      |
|                  | Outpound annual control (and )                  | V <sub>CCA</sub> or                                                                                                                                                                                 | V <sub>CCA</sub> = 1.8 V                                              |                        | 0.1                | 8                      | A    |
| CCA              | Quiescent supply current for V <sub>CCA</sub>   | GND, SDAB = SCLB = open,                                                                                                                                                                            | V <sub>CCA</sub> = 2.5 V                                              |                        | 0.2                | 9                      | μA   |
|                  |                                                 | EN = V <sub>CCA</sub>                                                                                                                                                                               | V <sub>CCA</sub> = 3.6 V                                              |                        | 0.2                | 12                     |      |
|                  |                                                 | Both channels                                                                                                                                                                                       | V <sub>CCB</sub> = 1.8 V                                              |                        | 33                 | 60                     |      |
|                  |                                                 | high, SDAA =                                                                                                                                                                                        | V <sub>CCB</sub> = 2.5 V                                              |                        | 36                 | 65                     |      |
| Іссв             | Quiescent supply current for $V_{CCB}$          | $ \begin{aligned} & \text{SCLA} = \text{pulled} \\ & \text{up to} \\ & \text{V}_{\text{CCA}},  \text{SDAB} = \\ & \text{SCLB} = \text{open}, \\ & \text{EN} = \text{V}_{\text{CCA}} \end{aligned} $ | V <sub>CCB</sub> = 3.6 V                                              |                        | 41                 | 75                     | μΑ   |
| 335              | ,                                               | Both channels                                                                                                                                                                                       | V <sub>CCB</sub> = 1.8 V                                              |                        | 4.3                | 5.2                    |      |
|                  |                                                 | low, SDAA =                                                                                                                                                                                         | V <sub>CCB</sub> = 2.5 V                                              |                        | 4.4                | 5.2                    |      |
|                  |                                                 | SCLA = GND.<br>SDAB = SCLB =<br>open, EN =<br>V <sub>CCA</sub>                                                                                                                                      | V <sub>CCB</sub> = 3.6 V                                              |                        | 4.5                | 5.3                    | mA   |

<sup>(1)</sup> All typical values are at nominal supply voltage (1.8 V) and  $T_A$  = 25 °C unless otherwise specified.

<sup>(2)</sup> SDAB, SCLB may not sink current from external sources. It is required that no source of external current be used on these pins for proper device operation due to the internal current source.

<sup>(3)</sup> Parameter guaranteed by design. Not tested in production.

<sup>(4)</sup> V<sub>IL</sub> specification is for the first low-level seen by the SDAB and SCLB pins. I<sub>ILC</sub> must also be satisfied in order to be interpreted as a low.

<sup>(5)</sup> SDAB, SCLB have a maximum supported capacitive load for device operation. If this load capacitance maximum is violated, the device does not function properly. SDAA, SCLA have no maximum capacitance limit.



## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                           |                                |            | TEST CONDITIONS                                                                                                                   | MIN TYP(1) | MAX | UNIT |
|-------------------------------------|--------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------|------------|-----|------|
| I <sub>CCA</sub> + I <sub>CCB</sub> | Total quiescent supply current |            | $V_{\text{CCA}} = V_{\text{CCB}} = 1.8 \text{ V},$<br>$\text{SDAA/SCLA} = V_{\text{CCA}},$<br>$\text{SDAB/SCLB} = V_{\text{CCB}}$ | 34         |     | μΑ   |
|                                     | Input leakage current          | SDAA, SCLA | V <sub>I</sub> = V <sub>CCA</sub> , EN = GND                                                                                      |            | ±10 | μA   |
| I                                   |                                |            | V <sub>I</sub> = GND, EN = GND                                                                                                    |            | ±10 |      |
|                                     |                                | SDAB, SCLB | $V_{CCB} = 0 \text{ V}, V_{I} = 3.6 \text{ V}$                                                                                    |            | ±10 |      |
| 0                                   | I/O Capacitance                | SDAA, SCLA | V <sub>I</sub> = 0 V or 3.3 V, f = 1 MHz                                                                                          | 2          | 10  | ~F   |
| C <sub>IO</sub>                     |                                | SDAB, SCLB | $V_{CCB} = GND, V_I = 0 V, f = 1 MHz$                                                                                             | 8          |     | pF   |

## 7.6 Timing Requirements

|                                 | PARAMETER                     | MIN                               | TYP | MAX | UNIT |     |
|---------------------------------|-------------------------------|-----------------------------------|-----|-----|------|-----|
| f <sub>SCL(MAX)</sub>           | Max SCL clock frequency       |                                   | 400 |     |      | kHz |
|                                 |                               | Port A                            |     | 57  | 70   |     |
| t <sub>r</sub> <sup>(1)</sup>   | Ding time                     | Port B; V <sub>CCB</sub> = 1.65 V |     | 16  | 35   |     |
| l <sub>r</sub> ('')             | Rise time                     | Port B; V <sub>CCB</sub> = 2.5 V  |     | 25  | 50   | ns  |
|                                 |                               | Port B; V <sub>CCB</sub> = 3.6 V  |     | 36  | 75   |     |
| <sub>f</sub> (1)                | = "                           | Port A                            |     | 9   | 30   | ns  |
| f (')                           | Fall time                     | Port B                            |     | 35  | 70   |     |
| (1)                             | Decreasing delevision to law  | Port A to Port B                  |     | 75  | 200  | ns  |
| t <sub>PHL</sub> <sup>(1)</sup> | Propagation delay high-to-low | Port B to Port A                  |     | 85  | 250  |     |
| t <sub>PLH</sub> <sup>(1)</sup> | Propagation delay low-to-high | Port A to Port B                  |     | 20  | 90   |     |
|                                 |                               | Port B to Port A                  |     | 110 | 260  | ns  |

<sup>(1)</sup> Times are specified with loads of 1.35  $k\Omega$  and 50 pF on A-side and 50 pF on B-side. Different load resistance and capacitance alter the rise and fall times, thereby changing the propagation delay.

## 7.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER    | MIN | TYP | MAX  | UNIT |
|----------------------|--------------|-----|-----|------|------|
| t <sub>startup</sub> | Startup time |     | 65  | 350  | μs   |
| t <sub>en</sub>      | Enable time  |     | 280 | 1000 | ns   |
| t <sub>dis</sub>     | Disable time |     | 700 | 1800 | ns   |



## 7.8 Typical Characteristics





## **Typical Characteristics (continued)**





## 8 Parameter Measurement Information





- 1) The  $V_{\text{OL}}$  of only the external device, pulling down on the bus
- 2) The  $V_{OL}$  of both the external device and the TCA980x translator
- 3) The V<sub>OL</sub> of only the TCA980x, after the external device releases

Figure 9. Propagation Delay and Transition Times for A-Side to B-Side



Figure 10. Propagation Delay for B-Side to A-Side



1) V<sub>CCA</sub> is powered, SDAA/SCLA are connected to GND

1) V<sub>CCA</sub> is powered, SDAB/SCLB are connected to GND

Figure 11. Startup Time (t<sub>startup</sub>)

Figure 12. Enable and Disable Time ( $t_{en}$  and  $t_{dis}$ )



## 9 Detailed Description

#### 9.1 Overview

The TCA9802 is a dual-channel bidirectional buffer intended for I<sup>2</sup>C bus and SMBus/PMBus systems. It provides bidirectional level shifting (up-translation and down-translation) between low voltages (down to 0.8 V) and higher voltages (1.65 V to 3.6 V). The TCA9802 features an internal current source on the B-side of the device, allowing the removal of external pull-up resistors on the B-side. The current source also provides an improved rise time and ultra-low power consumption.

The TCA9802 is able to provide true buffering (rather than a pass-FET solution) without using a static voltage offset or incremental offset. This means that the  $V_{OL}$  on both the A and B sides of the TCA9802 are very low (approximately 0.2 V), helping to eliminate communication issues as a result of fixed  $V_{IL}$  thresholds. Another key feature of the TCA9802 is that there are no power sequencing requirements, or power supply dependencies.  $V_{CCA}$  can be greater than, less than, or equal to  $V_{CCB}$ . This gives the system designer flexibility with how the TCA9802 is used.

The TCA9802 is part of a four device family with varying current source strengths (see the *Device Comparison Table*).



## 9.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

For proper device operation, no external current sources (pull-up resistors) must be used on the SDAB and SCLB ports



#### 9.3 Feature Description

### 9.3.1 Integrated Current Source

The TCA980x family has an integrated current source on the B side. By using an integrated current source, the device is able to measure current to determine if an external device is pulling down on the bus or not. This innovative detection method removes the need for a static voltage offset on the B side.

#### 9.3.2 Ultra-Low Power Consumption

The TCA980x family features ultra low power consumption, to help maximum battery life, or cut down on power dissipation in sensitive applications.

## 9.3.3 No Static-Voltage Offset

The TCA980x family has no static-voltage offset, which are commonly used in buffered translators to prevent a device lock-up situation where the buffer's own output low could trip the input low threshold. The removal of the static voltage offset is significant because it allows the device to have low a low  $V_{OL}$  on the B side, which helps prevents communication issues that arise from connecting a static-voltage offset output device to an input with an input low threshold which is below the static voltage  $V_{OL}$ .

### 9.3.4 Active-High Repeater Enable Input

The TCA980x has an active-high enable (EN) input with an internal pull-up to VCCA, which allows the user to select when the repeater is active. This can be used to isolate a badly behaved slave on power-up reset. The EN input must change state only when the global bus and repeater port are in an idle state, to prevent system or communication failures.

## 9.3.5 Powered Off High Impedance I<sup>2</sup>C Bus Pins on A-Side

The SCLA and SDAA pins enters a high impedance state when either VCCA or VCCB fall below their UVLO voltages. These pins are safe to continue having I<sup>2</sup>C communication on, even when the device is disabled or has no power.

The SCLB and SDAB pins remain powered by their current source ( $I_{CS}$ ), even when VCCA is below UVLO. When VCCB falls below UVLO, the current source turns off, and a weak pull-up is connected to prevent the B-pins from floating. This is intended behavior, because no external pull-up resistors are to be used on the SDAB or SCLB pins. This behavior prevents the bus pins from floating, and allows it to follow VCCB.

#### 9.3.6 Powered-Off Back-Power Protection for I<sup>2</sup>C Bus Pins

All I<sup>2</sup>C bus pins has protection circuitry to prevent current from flowing to the VCC pins from the I<sup>2</sup>C bus pins.

### 9.3.7 Clock Stretching and Multiple Master Arbitration Support

The TCA980x family supports clock stretching and multiple master arbitration methods, and helps to minimize overshoot during these hand offs between master and slave (or multiple masters).



#### 9.4 Device Functional Modes

Table 1 shows the TCA980x function table.

**Table 1. Enable Function Table** 

| INPUT<br>EN | FUNCTION                   |  |
|-------------|----------------------------|--|
| L           | Outputs disabled           |  |
| Н           | SDAA = SDAB<br>SCLA = SCLB |  |

Table 2 lists the TCA980x B-Side current source functions.

**Table 2. B-Side Current Source Function Table** 

| VCCB | FUNCTION                                                                       |  |  |
|------|--------------------------------------------------------------------------------|--|--|
| L    | Current sources disabled, weak pull-up is connected with back-power protection |  |  |
| Н    | Current sources enabled                                                        |  |  |

#### 9.4.1 Device Operation Considerations

## 9.4.1.1 B-Side Input Low $(V_{||}/I_{|||}/R_{|||})$

The TCA980x family utilizes the current source on the B side to determine whether an external device is driving the bus low, or if it is driving the bus low itself. As such, there are some parameters that must be met to ensure a successful transmission of a low from the B-side to the A-side. These parameters are listed in Table 3.

**Table 3. B-side Input Low-Level Parameters** 

|                  | PARAMETER                                  | SHORT DESCRIPTION                                                                                                                             | DETAILED INFORMATION                                |
|------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| $V_{IL}$         | Low-level input voltage                    | The input voltage that is interpreted as a low. On the B-side, $\rm I_{\rm ILC}$ must also be satisfied to maintain a low                     | See the V <sub>ILC</sub> & I <sub>ILC</sub> section |
| I <sub>ILC</sub> | Low-level input current (contention)       | The minimum amount of current that an external device must be sinking from the TCA980x to transmit a low. $\rm V_{IL}$ must also be satisfied | See the V <sub>ILC</sub> & I <sub>ILC</sub> section |
| R <sub>ILC</sub> | Low-level allowed pull-<br>down resistance | The maximum allowed pull-down resistance of an external device in order to successful transmit a low                                          | See the R <sub>ILC</sub> section                    |

## 9.4.1.1.1 V<sub>ILC</sub> & I<sub>ILC</sub>

The  $I_{ILC}$  parameter is the minimum amount of current that the external device must sink from the TCA980x in order for the TCA980x to accept the low on the B-side.

In order for the TCA980x to accept a low on the B-side, both  $V_{IL}$  and  $I_{ILC}$  parameters must be satisfied. In an idle bus condition (both A and B sides are high), meeting the  $V_{IL}$  threshold with an external device pull-down meets the  $I_{ILC}$  requirement, since the pull-down has to sink the entire  $I_{CS}$  (current source value) current before the voltage on the pin falls.

In a contention situation (the A-side is being driven low externally, and the B-side is driven low by the TCA980x), the  $V_{\rm IL}$  requirement is already satisfied by the TCA980x alone (Since the output low voltage is less than the  $V_{\rm IL}$  threshold). In order for a device on the B-side to over-drive the A-side, it must sink the  $I_{\rm ILC}$  value for the TCA980x to accept that the low is now being driven by the B-side. This helps reduce or eliminate overshoot during the hand off between a slave an master during a clock-stretching event, or an acknowledge.

External pull-up resistors on the B-side are not allowed for this reason. As the additional current provided by them may hinder an external device from being able to satisfy the TCA980x's I<sub>ILC</sub> requirement. For more information on this and allowed external current into the device, see the *Input and Output Leakage Current (I<sub>EXT-V</sub>)* section.



## 9.4.1.1.2 R<sub>ILC</sub>

The  $R_{ILC}$  parameter describes the maximum allowed pull-down resistance. This parameter comes from the combination of  $I_{ILC}$  and  $I_{CS}$ , and states the maximum resistance that can satisfy the  $I_{ILC}$  parameter. Note that series resistors on the bus are going to affect this, as seen with other types of buffers (voltage delta across the series resistor. This increases the effective  $V_{OL}$  of the external device pulling the bus low).

The calculated resistance of the internal pull-down FET of an external device can be calculated from the  $V_{OL}$  and  $I_{OL}$  measurements of the external device in question using Equation 1. Take care to consider any series resistors placed in the path from the TCA980x to any external device. Note that  $R_{PD}$  is the calculated resistance of the internal pull-down FET, and not a resistor to ground. This is for determining if the external device's output characteristics meet the TCA980x  $R_{ILC}$  requirement (150  $\Omega$ ).

$$R_{PD} = V_{OL} / I_{OL}$$
 (1)

## 9.4.1.2 Input and Output Leakage Current (I<sub>EXT-I</sub>/I<sub>EXT-O</sub>)

The Input external current ( $I_{EXT-I}$ ) and output external current ( $I_{EXT-O}$ ) parameters describe the amount of parasitic current either injected into the device or pulled from the device (such as leakage from ESD cells) without affecting device operation as shown in Table 4.

Table 4. B-Side Input and Output Leakage Current

| PARAMETER          |                        | SHORT DESCRIPTION                                                                                                                                                                                        | DETAILED INFORMATION               |
|--------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| I <sub>EXT-I</sub> | Input leakage current  | Current that is external, but pulled up to supply, leaking current into the TCA980x B-side. An example is a leaky ESD cell from VCC, or an external pull-up resistor.                                    | See the I <sub>EXT-I</sub> section |
| I <sub>EXT-O</sub> | Output leakage current | Current that is pulled from the TCA980x B-side. ESD cells are the most common form of output leakage. Care must be taken not to violate this spec, otherwise the leakage current can create a false low. | See the I <sub>EXT-O</sub> section |

#### 9.4.1.2.1 I<sub>EXT-I</sub>

 $I_{\text{EXT-I}}$  is a current source that is external to the TCA980x B-side, but leaks current into the device. This type of input leakage may not exceed the  $I_{\text{EXT-I}}$  maximum spec, or else the minimum  $I_{\text{ILC}}$  value does not apply.



Figure 13. I<sub>EXT-I</sub> Example

As shown in Figure 13,  $I_{EXT-I}$  is a source of additional current into the device, shown as a leaky ESD cell. The user must keep  $I_{EXT-I}$  as close to 0 as possible, since the TCA980x has a current source as a pull-up internally, and uses this current source to help detect which side is driving a low. As  $I_{EXT-I}$  increases, it increases the minimum  $I_{ILC}$  value, requiring that an external device sink more current from the TCA980x in order to transmit a low. There must be no external pull-up resistor on the B-side to contribute to  $I_{EXT-I}$ .



#### 9.4.1.2.2 I<sub>EXT-O</sub>

 $I_{\text{EXT-O}}$  is an unintentional current from the TCA980x's internal current source that is external. Leaking ESD cells are a common contributor to leakage current. This type of input leakage may not exceed the  $I_{\text{EXT-O}}$  maximum spec, or else the TCA980x can interpret this excessive current as an external device transmitting a low, causing the bus to latch. It is important to consider the total sum of  $I^2$ C slave device's leakage to ground, and that it does not violate  $I_{\text{EXT-O}}$ . An example showing a typical  $I_{\text{EXT-O}}$  leakage path through an ESD cell is shown in Figure 14.



Figure 14. I<sub>EXT-O</sub> Example



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

## 10.1.1 Device Selection Guide

The TCA980x family has 4 different variants, with different strengths of the internal current source as shown in Table 5.

Table 5. TCA980x Family

| Part Number | I <sub>CS</sub> : Current Source Value |
|-------------|----------------------------------------|
| TCA9800     | 0.54 mA                                |
| TCA9801     | 1.1 mA                                 |
| TCA9802     | 2.2 mA                                 |
| TCA9803     | 3.3 mA                                 |

It is acceptable to select the TCA9803 as the default, since it is able to drive 400-pF bus capacitance loads at 400 kHz. For system designers looking to optimize selection, see the *Detailed Design Procedure* section for single device for detailed examples of how to select a part number for a specific application.

### 10.1.2 Special Considerations for the B-side

The TCA980x supports many types of connections between other TCA980x and other buffers/translators. Care must be taken to ensure that all of the B-side requirements be satisfied. For example, FET/pass-gate based translators typically cannot be used on the B-side, because they require pull-up resistors on both sides, and when one side is pulling low, the FET/switch closes, likely causing  $I_{EXT-I}$  to be violated (See the  $I_{EXT-I}$  section for more information).

The *FET or Pass-Gate Translators* and *Buffered Translators/Level-shifters* sections list some use-cases that are not supported or require special considerations when connected to the B-ports, note that these considerations only apply to the B-side of the TCA980x family.

#### 10.1.2.1 FET or Pass-Gate Translators

Some translators are based on pass-gates for translation support. In most of the use cases, external pull-up resistors are required to pull the bus to the voltage rail.





Figure 15. Incorrect B-Side Pass-Gate Based Translator Use Case



Copyright © 2017, Texas Instruments Incorporated

Figure 16. A-Side Pass-Gate Based Translator Use Case

As shown in Figure 15, it may appear that this use case is valid, but actually it is not. When either the TCA980x B-side or the slave pull down on the bus, the FET isolating the bus closes (low  $R_{DS\_ON}$ ) and current from the 5- $k\Omega$  resistor is observed by the TCA980x, violating  $I_{EXT-I}$ . See the  $I_{EXT-I}$  section for more information.

Figure 16 shows the correct way to pair with a FET base translator (connecting to the A-side).

Rather than using a FET-based translator, it is recommended that a buffered translator be used, such as another TCA980x or a TCA9517. See the *Typical Application* section for single device for more information on concerns with B-side connections to buffered translators.

#### 10.1.2.2 Buffered Translators/Level-shifters

The TCA980x family supports connections with buffered translators, but care must be taken to ensure that no operating conditions be violated. In a general sense, the following must be avoided on the B-side ports of the TCA980x:

- Sources of current other than the individual TCA980x (B-side of the other TCA980x, external pull-up resistors, current sources, rise time accelerators, etc)
- Static-voltage offset buffer outputs (B-side of the TCA9517, etc)
- Outputs with R<sub>ILC</sub> (equivalent pull-down resistance) > 150 Ω



It is important to note that these special operating requirements apply only to the B-side ports of the TCA980x. For example, the TCA9517 B-side can be safely connected to the A-side of the TCA980x, but not to the B-side of the TCA980x. However, it is OK to connect the A-side of the TCA9517 to the B-side (or A-side) of the TCA980x, because the A-side does not have a static voltage offset based output.

Figure 17 shows an example of the incorrect connection on the B-side to a buffer with a static voltage offset output. The reason this is unacceptable is because the equivalent output resistance of the output buffer is greater than the maximum  $R_{ILC}$  allowed. See the  $R_{ILC}$  section for more information.



Figure 17. Incorrect B-Side Static Voltage Offset Buffer Connection



Figure 18. Correct Connection With Other Buffers

#### NOTE

Decoupling capacitors are not shown to keep the illustration simple. Decoupling capacitors (1  $\mu$ F and 0.1  $\mu$ F) must be placed close to each power supply pin.

As shown in Figure 18, this connection is acceptable for use on the B-side ports of the TCA980x, because the equivalent  $R_{ILC}$  of the A-side of this example buffer is less than 150  $\Omega$ .

## 10.2 Typical Application

## 10.2.1 Single Device

The typical application for the TCA980x family is to be used as a buffering translator, where the  $V_{CCA}$  and  $V_{CCB}$  are at different values in order to level-shift the  $I^2C$  bus voltages.



## **Typical Application (continued)**

It is critical to note that there are no external sources of current allowed on the B-side ports, since this can affect device operation as shown in the  $I_{EXT-I}$  section.



Figure 19. Typical Level-Shifting Application Example (Master on A-side)

#### NOTE

Decoupling capacitors are not shown to keep the illustration simple. Decoupling capacitors (1  $\mu$ F and 0.1  $\mu$ F) must be placed close to each power supply pin.

As shown in Figure 20, the  $I^2C$  master can be on the B-side, and that it is ok to have  $V_{CCA} > V_{CCB}$ . The only requirements are that no external source of current (pull-up resistor or current source) be on the B-pins of the TCA980x, and that both  $V_{CCA}/V_{CCB}$  values are within the recommended range. As a note, since the EN pin is referenced to the VCCA supply voltage, when the master is on the A-side, the system designer must ensure that the enable pin voltage is pulled up to  $V_{CCA}$  (either with an external or the internal pull-up resistor) to ensure that the device is enabled.



Figure 20. Typical Level-Shifting Application Example (Master on B-side)

#### **NOTE**

Decoupling capacitors are not shown to keep the illustration simple. Decoupling capacitors (1  $\mu$ F and 0.1  $\mu$ F) must be placed close to each power supply pin.



## **Typical Application (continued)**

### 10.2.1.1 Design Requirements

The system designer must first select the correct variant of the TCA980x family for the load. In order to do this, the information in Table 6 must be known. The setup in Figure 19 is used for these example design requirements.

 $C_L$  is the capacitance of the bus, including the pin capacitance of each slave device connected, and the capacitance of the board trace. It is possible to estimate the bus capacitance by summing up the pin capacitances of each slave device on the node (using 10-pF per slave is a safe estimate, since this is the maximum allowed per the  $I^2C$  specification), but trace capacitance requires an estimation through simulation or by getting the capacitance per unit length from the board manufacturer.

| Table 6. Desig | n Requirements   |
|----------------|------------------|
| ion            | Accontable Pance |

| Parameter        | Description                                      | Acceptable Range | Example Value/Target |
|------------------|--------------------------------------------------|------------------|----------------------|
| C <sub>L</sub>   | Load capacitance (bus capacitance) on B-<br>side | up to 400 pF     | 100 pF               |
| t <sub>r</sub>   | Rise time                                        | up to 300 ns     | ≤ 150 ns             |
| V <sub>CCA</sub> | VCCA supply voltage                              | 0.8 V-3.6 V      | 1.2 V                |
| V <sub>CCB</sub> | VCCB supply voltage                              | 1.65 V-3.6 V     | 3.3 V                |
| f <sub>SCL</sub> | I <sup>2</sup> C clock frequency                 |                  | 400 kHz              |

## 10.2.1.2 Detailed Design Procedure

Selection of the correct device is important for designers wanting optimize power consumption while transmitting.

Selecting the pull-up resistor required for the A-side is well documented already, see the *I2C Bus Pullup Resistor Calculation* application report. The rest of this section deals only with selection of a device based on the B-side design requirements.

Since the B-ports of the TCA980x family have an integrated current source, the rise time is easily calculated with Equation 2. The graphs in the *Application Curves* section show the maximum capacitance load that each device can drive (based on minimum  $I_{CS}$  value) to achieve a desired rise time, for different  $V_{CCB}$  voltages.

$$t_r = C_L \frac{(0.4 \times V_{CCB})}{I_{CS}} \tag{2}$$

The target design requirements example is intended for 400-kHz I<sup>2</sup>C, so the appropriate selection graph to use is Figure 22, and specifically Figure 27 since VCCB supply voltage is 3.3 V. In Figure 21, the graph has the appropriate regions shaded to help illustrate how to select the appropriate device. When looking at the general selection graphs, note that voltage line shifts evenly between the 1.65 V and 3.6 V traces in the general selection graphs. For example, if VCCB in another example is 2.5 V, then the selection graph is based on a line in the middle of the 1.65 V and the 3.6 V trace.

As shown in Figure 21, the shaded region is the appropriate region based on design requirements listed in Table 6. Any line that touches this shaded region is able to meet the design requirements. In this example, the TCA9803 and the TCA9802 both are able to satisfy the design requirements, since they both touch the shaded region. The TCA9800 and the TCA9801 both fall below the shaded region. While the TCA9801 is able to meet a rise time of about 190 ns at 100 pF (acceptable by the fast-mode rise time requirements), the design target in this example was ≤ 150 ns. This is a consideration a system designer can make, sacrificing rise time for a lower-power device, but in this example, the 150 ns limit is going to be upheld).





Figure 21. Selection Guide Based on Example Design Requirements

## **NOTE**

Decoupling capacitors are not shown to keep the illustration simple. Decoupling capacitors (1  $\mu$ F and 0.1  $\mu$ F) must be placed close to each power supply pin.

Based on the selection graph shown above, the TCA9802 is selected, since it is the lowest-power device's trace (grey trace) which touches the shaded region. The TCA9803 may also be used without any consequences.



## 10.2.1.3 Application Curves

The application curves can be used to select the appropriate part for a given design requirement, or to estimate the rise-time.









## 10.2.2 Buffering Without Level-Shifting

The TCA980x family supports buffering use cases which do not need level-shifting or voltage-translation.

It is critical to note that there are no external sources of current allowed on the B-side ports, since this can affect device operation as shown in the  $I_{EXT-I}$  section.



Figure 29. Buffering Use Case Without Level-Shifting

#### **NOTE**

Decoupling capacitors are not shown to keep the illustration simple. Decoupling capacitors (1  $\mu$ F and 0.1  $\mu$ F) must be placed close to each power supply pin.

## 10.2.2.1 Design Requirements

The system designer must first select the correct variant of the TCA980x family for the load. In order to do this, the information in Table 7 must be known. The setup in Figure 29 is used for these example design requirements.

**Table 7. Design Requirements** 

| Parameter        | Description                                  | Acceptable Range | Example Value/Target |
|------------------|----------------------------------------------|------------------|----------------------|
| $C_{L}$          | Load capacitance (bus capacitance) on B-side | up to 400 pF     | 200 pF               |
| t <sub>r</sub>   | Rise time                                    | up to 300 ns     | ≤ 300 ns             |
| V <sub>CCA</sub> | VCCA supply voltage                          | 0.8 V-3.6 V      | 2.5 V                |



#### Table 7. Design Requirements (continued)

| Parameter        | Description                      | Acceptable Range | Example Value/Target |
|------------------|----------------------------------|------------------|----------------------|
| V <sub>CCB</sub> | VCCB supply voltage              | 1.65 V-3.6 V     | 2.5 V                |
| f <sub>SCL</sub> | I <sup>2</sup> C clock frequency |                  | 400 kHz              |

### 10.2.2.2 Detailed Design Procedure

Selecting the pull-up resistor required for the A-side is well documented already, see the *I2C Bus Pullup Resistor Calculation* application report. The rest of this section deals only with selection of a device based on the B-side design requirements.

Selection process of each device is identical to the procedure described in the *Device Selection Guide* section, except that it must be done for each individual TCA980x. This section jumps straight to the selection graphs to show the selection process. See the *Detailed Design Procedure* section for single device for detailed information.

As shown in Figure 30, the shaded region is the appropriate region based on design requirements listed in *Table 7*. Any line that touches this shaded region is able to meet the design requirements. In this example, the TCA9803, TCA9802, and TCA9801 are able to satisfy the design requirements, since they all touch the shaded region. The TCA9800 falls below the shaded region.

Based on the selection graph shown above, the TCA9801 is selected, since it is the lowest-power device which touches the shaded region (red trace). The TCA9803 or the TCA9802 may also be used without any consequences.

## 10.2.2.3 Application Curve



Figure 30. Selection Guide Based On Example Design Requirements

#### 10.2.3 Parallel Device Use Case

The TCA980x family supports multiple TCA980x used in parallel. The A-sides of the TCA980x are allowed to be connected together.

It is critical to note that there are no external sources of current allowed on the B-side ports, since this can affect device operation shown in the  $I_{EXT-I}$  section.

NOTE: B-sides of TCA980x devices may never be connected to each other, because the  $I_{EXT-I}$  specification limit is violated. See the  $I_{EXT-I}$  section for more information.

NOTE: The B-side may not be connected to another translator if it uses a static-voltage offset. The  $R_{ILC}$  spec is violated since the static voltage offset adjusts the output resistance to ground to be outside of the  $R_{ILC}$  spec requirement, causing the TCA980x to be unable to recognize a low.





Copyright © 2017, Texas Instruments Incorporated

Figure 31. Parallel Use Case

## **NOTE**

Decoupling capacitors are not shown to keep the illustration simple. Decoupling capacitors (1  $\mu$ F and 0.1  $\mu$ F) must be placed close to each power supply pin.

## 10.2.3.1 Design Requirements

The system designer must first select the correct variant of the TCA980x family for the load. In order to do this, the information shown in Table 8 and Table 9 must be known. The setup in Figure 31 is used for these example design requirements.

Table 8. Design Requirements for Bus B

| Parameter        | Description                                  | Acceptable Range | Example Value/Target |
|------------------|----------------------------------------------|------------------|----------------------|
| C <sub>L</sub>   | Load capacitance (bus capacitance) on B-side | up to 400 pF     | 300 pF               |
| t <sub>r</sub>   | Rise time                                    | up to 300 ns     | ≤ 300 ns             |
| V <sub>CCA</sub> | VCCA supply voltage                          | 0.8 V-3.6 V      | 1.65 V               |
| V <sub>CCB</sub> | VCCB supply voltage                          | 1.65 V-3.6 V     | 3.3 V                |
| f <sub>SCL</sub> | I <sup>2</sup> C clock frequency             |                  | 400 kHz              |



Table 9. Design Requirements for Bus C

| Parameter        | Description                                  | Acceptable Range | Example Value/Target |
|------------------|----------------------------------------------|------------------|----------------------|
| C <sub>L</sub>   | Load capacitance (bus capacitance) on B-side | up to 400 pF     | 40 pF                |
| t <sub>r</sub>   | Rise time                                    | up to 300 ns     | ≤ 300 ns             |
| $V_{CCA}$        | VCCA supply voltage                          | 0.8 V-3.6 V      | 1.65 V               |
| V <sub>CCB</sub> | VCCB supply voltage                          | 1.65 V-3.6 V     | 1.65 V               |
| f <sub>SCL</sub> | I <sup>2</sup> C clock frequency             |                  | 400 kHz              |

### 10.2.3.2 Detailed Design Procedure

Selecting the pull-up resistor required for the A-side (Bus A) is well documented already, see the *I2C Bus Pullup Resistor Calculation* application report. The rest of this section deals only with selection of a device based on the B-side design requirements.

Selection process of each device is identical to the procedure described in the *Device Selection Guide* section, except that it must be done for each individual TCA980x. This section jumps straight to the selection graphs to show the selection process. See the *Detailed Design Procedure* section for single device for detailed information.

Based on Figure 32, the TCA9802 or the TCA9803 are the devices which are able to meet the design requirements. The TCA9802 is the most optimized selection, but the TCA9803 can be used without issue.

Based on Figure 33, all 4 variants of the TCA980x family meet the design requirements. The TCA9800 is the most optimized selection, but any of the variants can be used without issue.

As the system designer, the choice can be made to go for the most optimized part selections (TCA9802 for bus B and TCA9800 for bus C), but it is also ok to use the TCA9802 or the TCA9803 on both busses, because they both satisfy the design requirements of both busses.

#### 10.2.3.3 Application Curves



### 10.2.4 Series Device Use Case

The TCA980x family supports multiple TCA980x used in series. It is acceptable to connect A sides together, or have A sides connect to B sides, but B-sides may never be connected together.

It is critical to note that there are no external sources of current allowed on the B-side ports, since this can affect device operation as shown in the  $I_{EXT-l}$  section.

NOTE: B-sides of TCA980x devices may never be connected to each other, because the  $I_{EXT-I}$  specification limit is violated. See the  $I_{EXT-I}$  for more information.



NOTE: The B-side may not be connected to another translator if it uses a static-voltage offset. The  $R_{ILC}$  spec is violated since the static voltage offset adjusts the output resistance to ground to be outside of the  $R_{ILC}$  spec requirement, causing the TCA980x to be unable to recognize a low.



Figure 34. Series Use Case

#### NOTE

Decoupling capacitors are not shown to keep the illustration simple. Decoupling capacitors (1  $\mu$ F and 0.1  $\mu$ F) must be placed close to each power supply pin.

## 10.2.4.1 Design Requirements

The system designer must first select the correct variant of the TCA980x family for the load. In order to do this, the information in Table 10 and Table 11 must be known. The setup in Figure 34 is used for these example design requirements.

Table 10. Design Requirements for Bus B / 1st TCA980x

| Parameter        | Description                                  | Acceptable Range | Example Value/Target |
|------------------|----------------------------------------------|------------------|----------------------|
| C <sub>L</sub>   | Load capacitance (bus capacitance) on B-side | up to 400 pF     | 300 pF               |
| t <sub>r</sub>   | Rise time                                    | up to 300 ns     | ≤ 200 ns             |
| V <sub>CCA</sub> | VCCA supply voltage                          | 0.8 V-3.6 V      | 1.65 V               |
| V <sub>CCB</sub> | VCCB supply voltage                          | 1.65 V-3.6 V     | 3.3 V                |
| f <sub>SCL</sub> | I <sup>2</sup> C clock frequency             |                  | 400 kHz              |

Table 11. Design Requirements for Bus C / 2<sup>nd</sup> TCA980x

| Parameter        | Description                                  | Acceptable Range | Example Value/Target |
|------------------|----------------------------------------------|------------------|----------------------|
| C <sub>L</sub>   | Load capacitance (bus capacitance) on B-side | up to 400 pF     | 100 pF               |
| t <sub>r</sub>   | Rise time                                    | up to 300 ns     | ≤ 250 ns             |
| V <sub>CCA</sub> | VCCA supply voltage                          | 0.8 V-3.6 V      | 3.3 V                |
| V <sub>CCB</sub> | VCCB supply voltage                          | 1.65 V-3.6 V     | 1.65 V               |
| f <sub>SCL</sub> | I <sup>2</sup> C clock frequency             |                  | 400 kHz              |

## 10.2.4.2 Detailed Design Procedure

Selecting the pull-up resistor required for the A-side (Bus A) is well documented already, see the *I2C Bus Pullup Resistor Calculation* application report. The rest of this section deals only with selection of a device based on the B-side design requirements.

Selection process of each device is identical to the procedure described in the *Device Selection Guide* section, except that it must be done for each individual TCA980x. This section jumps straight to the selection graphs to show the selection process. See the *Detailed Design Procedure* section for single device for detailed information.



Figure 35. Selection Guide Based On Example Design Requirements for Bus B

Based on Figure 35, the TCA9803 is the only device which can satisfy the design requirements. Had the rise time requirement been ≤ 300 ns, then the TCA9802 also works, but the design requirement was 200 ns.

Based on Figure 36, all 4 variants of the TCA980x family meet the design requirements. The TCA9800 is the most optimized selection, but any of the variants can be used without issue.

As the system designer, the choice can be made to go for the most optimized part selections (TCA9803 for bus B and TCA9800 for bus C), but it is also ok to use the TCA9803 on both busses, because it can satisfy the design requirements of both busses.

### 10.2.4.3 Application Curve



Figure 36. Selection Guide Based on Example Design Requirements for Bus C



## 11 Power Supply Recommendations

The following need to be ensured when designing with the TCA980x family:

- V<sub>CCA</sub> is within the recommended voltage range
- V<sub>CCB</sub> is within the recommended voltage range

There are no supply sequencing requirements, V<sub>CCA</sub> may ramp before, after, or at the same time as V<sub>CCB</sub>.

There are no supply dependency requirements.  $V_{CCA}$  may be greater than, less than, or equal to  $V_{CCB}$ . Each supply has its own requirement of voltage range, but there is no required relationship between  $V_{CCA}$  and  $V_{CCB}$  values.

It is recommended that decoupling capacitors be used on the power supplies (0.1  $\mu$ F and 1  $\mu$ F) and that they be placed as close as possible to the VCCA and VCCB pins.



## 12 Layout

## 12.1 Layout Guidelines

There are no special considerations required for most I<sup>2</sup>C translators, but there are common practices which are always recommended.

It is recommended that decoupling capacitors be used on the power supplies (0.1  $\mu$ F and 1  $\mu$ F) and that they be placed as close as possible to the VCCA and VCCB pins.

## 12.2 Layout Example



Figure 37. TCA980x DGK Layout Example



## 13 器件和文档支持

## 13.1 文档支持

相关文档请参见以下部分:

- 《I2C 总线上拉电阻计算》
- 《I2C 总线在采用中继器时的最高时钟频率》
- 《逻辑器件简介》
- 《理解 I2C 总线》
- 《为新设计挑选合适的 I2C 器件》

### 13.2 接收文档更新通知

如需接收文档更新通知,请访问 ti.com 上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

## 13.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 13.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。



ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 14 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



## PACKAGE OPTION ADDENDUM

30-Mar-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| TCA9802DGKR      | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM | -40 to 85    | 14Z                     | Samples |
| TCA9802DGKT      | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM | -40 to 85    | 14Z                     | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

30-Mar-2017

| In no event shall TI's liabilit | ty arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. |
|---------------------------------|------------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------|
|                                 |                                    |                                 |                                     |                              |                            |

PACKAGE MATERIALS INFORMATION

www.ti.com 23-Mar-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCA9802DGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TCA9802DGKT | VSSOP           | DGK                | 8 | 250  | 178.0                    | 13.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 23-Mar-2017



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCA9802DGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TCA9802DGKT | VSSOP        | DGK             | 8    | 250  | 202.0       | 201.0      | 28.0        |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司